











TPS3840-Q1

SNVSBA1B - APRIL 2019 - REVISED APRIL 2020

# TPS3840-Q1 Automotive Nano IQ Voltage Supervisor With MR and Programmable Delay

#### **Features**

- Qualified for automotive applications
- AEC-Q100 qualified with the following results:
  - Device temperature grade 1: -40°C to +125°C ambient operating temperature
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C7B
- Wide operating voltage: 1.5 V to 10 V
  - Use external resistors to extend Vin range
- Nano supply current: 350 nA (Typ), 700 nA (Max)
- Fixed threshold voltage (V<sub>IT-</sub>)
  - Threshold from 1.6 V to 4.9 V in 0.1-V steps
  - High accuracy: 1% (Typ), 1.5% (Max)
  - Built-in hysteresis (V<sub>IT+</sub>)
    - 1.6 V < V<sub>IT-</sub> ≤ 3.0 V = 100 mV (typical)
    - 3.1 V ≤ V<sub>IT-</sub> < 4.9 V = 200 mV (typical)
- Fast start-up delay (t<sub>STRT</sub>): 350 µs (Max)
- Programmable capacitor-based reset time delay:
  - t<sub>D</sub>: 50 µs (no capacitor) to 6.2 s (10-µF)
- Active-low manual reset (MR)
- Three output topologies:
  - TPS3840DL-Q1: open-drain, active-low (RESET)
  - TPS3840PL-Q1: push-pull, active-low (RESET)
  - TPS3840PH-Q1: push-pull, active-high (RESET)
- Package: 5-pin SOT-23 (DBV)

## **Applications**

- Automotive head unit and cluster
- Automotive display, integrated cockpit and driver monitoring
- Telematics control unit and emergency call

## Description

The TPS3840-Q1 family of voltage supervisors or reset ICs can operate at high voltage levels while maintaining very low quiescent current across the whole V<sub>DD</sub> and temperature range. TPS3840-Q1 offers best combination of low power consumption, high accuracy and low propagation delay (tp HL= 30 us typical).

Reset output signal is asserted when the voltage at VDD drops below the negative voltage threshold (V<sub>IT-</sub>) or when manual reset is pulled to a low logic  $(V_{MR})$ . Reset signal is cleared when V<sub>DD</sub> rise above V<sub>IT</sub> plus hysteresis (V<sub>IT+</sub>) and manual reset (MR) is floating or above  $V_{\overline{MR}_{\_}H}$  and the reset time delay  $(t_D)$  expires. Reset time delay can be programmed by connecting a capacitor between CT pin and ground. For a fast reset CT pin can be left floating.

Additional features: Low power-on reset voltage (V<sub>POR</sub>), built-in glitch immunity protection for MR and VDD, built-in hysteresis, low open-drain output leakage current (I<sub>LKG(OD)</sub>). TPS3840-Q1 is a perfect solution voltage monitoring for automotive applications and battery-powered / low power applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE          | BODY SIZE (NOM)   |
|-------------|------------------|-------------------|
| TPS3840-Q1  | SOT-23 (5) (DBV) | 2.90 mm × 1.60 mm |

(1) For package details, see the mechanical drawing addendum at the end of the data sheet.

#### Typical Application Circuit





## **Table of Contents**

| 1 | Features 1                           |    | 8.3 Feature Description                             | 16   |
|---|--------------------------------------|----|-----------------------------------------------------|------|
| • |                                      |    | 8.4 Device Functional Modes                         |      |
| 2 | Applications 1                       |    |                                                     |      |
| 3 | Description 1                        | 9  | Application and Implementation                      |      |
| 4 | Revision History2                    |    | 9.1 Application Information                         | 20   |
| 5 | Device Comparison 3                  |    | 9.2 Typical Application                             | 20   |
| 6 | Pin Configuration and Functions 4    | 40 | Power Supply Recommendations                        | . 25 |
| 7 | Specifications5                      | 44 | Layout                                              | . 25 |
| • |                                      |    | 11.1 Layout Guidelines                              | 25   |
|   | 7.1 Absolute Maximum Ratings         |    | 11.2 Layout Example                                 | . 25 |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                    | . 26 |
|   | 7.4 Thermal Information              |    | 12.1 Device Nomenclature                            | 26   |
|   | 7.5 Electrical Characteristics       |    | 12.2 Receiving Notification of Documentation Update | s 27 |
|   | 7.6 Timing Requirements              |    | 12.3 Community Resources                            | . 27 |
|   | 7.7 Typical Characteristics          |    | 12.4 Trademarks                                     | 27   |
| 8 | Detailed Description                 |    | 12.5 Electrostatic Discharge Caution                | 27   |
| • | 8.1 Overview                         |    | 12.6 Glossary                                       | . 27 |
|   | 8.2 Functional Block Diagram         | 12 | Mechanical, Packaging, and Orderable Information    | . 27 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (September 2019) to Revision B | Page |
|--------------------------------------------------------|------|
| Changed equation 5 and 6                               | 17   |
| Added section describing further details on capacitor. |      |
| Deleted non-relevant application design.               | 22   |
| Changes from Original (April 2019) to Revision A       | Page |
| Advance Information to Production Data Release         | 1    |



## 5 Device Comparison

Figure 1 shows the device nomenclature to determine the device variant. Other voltages from Table 3 at the end of datasheet can be sampled upon request, please contact TI sales representative for details.



Figure 1. Device Nomenclature

Copyright © 2019–2020, Texas Instruments Incorporated



# 6 Pin Configuration and Functions

DBV Package 5-Pin TPS3840PL-Q1, TPS3840DL-Q1 Top View





## **Pin Functions**

|         | PIN                           |              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|-------------------------------|--------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME    | TPS3840PL-Q1,<br>TPS3840DL-Q1 | TPS3840PH-Q1 | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RESET   | N/A                           | 1            | 0   | Active-High Output Reset Signal: This pin is driven high when either the $\overline{\text{MR}}$ pin is driven to a logic low or VDD voltage falls below the negative voltage threshold (V $_{\text{IT}}$ ). RESET remains high (asserted) for the delay time period (t $_{\text{D}}$ ) after both $\overline{\text{MR}}$ is floating or above $V_{\overline{\text{MR}}\_\text{L}}$ and VDD voltage rise above $V_{\text{IT}+}$ . |
| RESET   | 1                             | N/A          | 0   | Active-Low Output Reset Signal: This pin is driven logic when either the MR pin is driven to a logic low or VDD voltage falls below the negative voltage threshold (V <sub>IT-</sub> ). RESET remains low (asserted) for the delay time period (t <sub>D</sub> ) after both MR is floating or above V <sub>MR_L</sub> and VDD voltage rise above V <sub>IT+</sub> .                                                              |
| VDD     | 2                             | 2            | I   | Input Supply Voltage. TPS3840-Q1 monitors VDD voltage                                                                                                                                                                                                                                                                                                                                                                            |
| GND     | 3                             | 3            | _   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MR / NC | 4                             | 4            | I   | <b>Manual Reset</b> . Pull this pin to a logic low $(V_{MR}\_L)$ to assert a reset signal in the output pin. After the MR pin is left floating or pull to $V_{MR}\_H$ the output goes to the nominal state after the reset delay time(t <sub>D</sub> ) expires. $\overline{MR}$ can be left floating when not in use. NC stands for "No Connection" or floating.                                                                 |
| СТ      | 5                             | 5            | -   | Capacitor Time Delay Pin. The CT pin offers a user-<br>programmable delay time. Connect an external capacitor on<br>this pin to adjust time delay. When not in use leave pin<br>floating for the smallest fixed time delay.                                                                                                                                                                                                      |



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range, unless otherwise noted<sup>(1)</sup>

|                            |                                                | MIN  | MAX            | UNIT |  |
|----------------------------|------------------------------------------------|------|----------------|------|--|
|                            | VDD                                            | -0.3 | 12             |      |  |
|                            | RESET (TPS3840PL)                              | -0.3 | $V_{DD} + 0.3$ |      |  |
| Voltage                    | RESET (TPS3840PH)                              | -0.3 | $V_{DD} + 0.3$ | V    |  |
| voltage                    | RESET (TPS3840DL)                              | -0.3 | 12             | V    |  |
|                            | MR (2)                                         | -0.3 | 12             |      |  |
|                            | СТ                                             | -0.3 | 5.5            |      |  |
| Current                    | RESET pin and RESET pin                        |      | ±70            | mA   |  |
| Temperature <sup>(3)</sup> | Operating junction temperature, T <sub>J</sub> | -40  | 150            | 90   |  |
| remperature (*)            | Storage, T <sub>stg</sub>                      | -65  | 150            | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|        |                         |                                                                     | VALUE  | UNIT |
|--------|-------------------------|---------------------------------------------------------------------|--------|------|
| V      | Flootroototio diacharga | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ± 2000 | V    |
| V(ESD) | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ± 750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                         |                                             | MIN | NOM MAX  | UNIT |
|-----------------------------------------|---------------------------------------------|-----|----------|------|
| $V_{DD}$                                | Input supply voltage                        | 1.5 | 10       | V    |
| V <sub>RESET</sub> , V <sub>RESET</sub> | RESET pin and RESET pin voltage             | 0   | 10       | V    |
| IRESET, IRESET                          | RESET pin and RESET pin current             | 0   | ±5       | mA   |
| TJ                                      | Junction temperature (free air temperature) | -40 | 125      | °C   |
| V <sub>MR</sub> <sup>(1)</sup>          | Manual reset pin voltage                    | 0   | $V_{DD}$ | V    |

<sup>(1)</sup> If the logic signal driving MR is less than  $V_{DD}$ , then additional current flows into  $V_{DD}$  and out of MR.  $V_{MR}$  should not be higher than  $V_{DD}$ .

#### 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | TPS3840       |      |  |
|-------------------------------|----------------------------------------------|---------------|------|--|
|                               |                                              | DBV (SOT23-5) | UNIT |  |
|                               |                                              | 5 PINS        |      |  |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 187.5         | °C/W |  |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 109.2         | °C/W |  |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 92.8          | °C/W |  |
| ΨЈΤ                           | Junction-to-top characterization parameter   | 35.4          | °C/W |  |
| ΨЈВ                           | Junction-to-board characterization parameter | 92.5          | °C/W |  |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | N/A           | °C/W |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TPS3840-Q1

<sup>(2)</sup> If the logic signal driving MR is less than V<sub>DD</sub>, then additional current flows into V<sub>DD</sub> and out of MR. V<sub>MR</sub> should not be higher than V<sub>DD</sub>.

<sup>(3)</sup> As a result of the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.5 Electrical Characteristics

At 1.5 V  $\leq$  V<sub>DD</sub>  $\leq$  10 V, CT =  $\overline{\text{MR}}$  = Open,  $\overline{\text{RESET}}$  pull-up resistor (R<sub>pull-up</sub>) = 100 k $\Omega$  to VDD, output reset load (C<sub>LOAD</sub>) = 10 pF and over the operating free-air temperature range – 40°C to 125°C, unless otherwise noted. Typical values are at T<sub>J</sub> = 25°C.

|                         | PARAMETER                                              | TEST CONDITIONS                                                                                                                                          | MIN                | TYP | MAX | UNIT |
|-------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|------|
| СОММ                    | ON PARAMETERS                                          |                                                                                                                                                          |                    |     |     |      |
| $V_{DD}$                | Input supply voltage                                   |                                                                                                                                                          | 1.5                |     | 10  | V    |
| V <sub>IT-</sub>        | Negative-going input threshold accuracy <sup>(1)</sup> | -40°C to 125°C                                                                                                                                           | -1.5               | 1   | 1.5 | %    |
| V <sub>HYS</sub>        | Hysteresis on V <sub>IT-</sub> pin                     | V <sub>IT-</sub> = 3.1 V to 4.9 V                                                                                                                        | 175                | 200 | 225 | mV   |
| V <sub>HYS</sub>        | Hysteresis on V <sub>IT-</sub> pin                     | V <sub>IT-</sub> = 1.6 V to 3.0 V                                                                                                                        | 75                 | 100 | 125 | mV   |
| I <sub>DD</sub>         | Supply current into VDD pin                            | $VDD = 1.5 \text{ V} < V_{DD} < 10 \text{ V}$<br>$VDD > V_{IT+}^{(2)}$<br>$T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                            |                    | 300 | 700 | nA   |
| $V_{\overline{MR}_{L}}$ | Manual reset logic low input <sup>(3)</sup>            |                                                                                                                                                          |                    |     | 600 | mV   |
| V <sub>MR_H</sub>       | Manual reset logic high input <sup>(3)</sup>           |                                                                                                                                                          | 0.7V <sub>DD</sub> |     |     | V    |
| $R_{\overline{MR}}$     | Manual reset internal pull-up resistance               |                                                                                                                                                          |                    | 100 |     | kΩ   |
| R <sub>CT</sub>         | CT pin internal resistance                             |                                                                                                                                                          | 350                | 500 | 650 | kΩ   |
|                         | IOPL (Push-Pull Active-Low)                            | ·                                                                                                                                                        | -                  |     |     |      |
| V <sub>POR</sub>        | Power on Reset Voltage (4)                             | $V_{OL(max)} = 200 \text{ mV}$<br>$I_{OUT(Sink)} = 200 \text{ nA}$                                                                                       |                    |     | 300 | mV   |
| V <sub>OL</sub>         | Low level output voltage                               | $1.5 \text{ V} < \text{V}_{DD} < 5 \text{ V}$ $\text{V}_{DD} < \text{V}_{IT}$ $\text{I}_{OUT(Sink)} = 2 \text{ mA}$                                      |                    |     | 200 | mV   |
| V <sub>OH</sub>         | High level output voltage                              | $1.5 \text{ V} < \text{V}_{\text{DD}} < 5 \text{ V}$ $\text{V}_{\text{DD}} > \text{V}_{\text{IT+}}^{(2)}$ $\text{I}_{\text{OUT(Source)}} = 2 \text{ mA}$ | 0.8V <sub>DD</sub> |     |     | V    |
|                         |                                                        | $5 V < V_{DD} < 10 V$ $V_{DD} > V_{IT+}^{(2)}$ $I_{OUT(Source)} = 5 \text{ mA}$                                                                          | 0.8V <sub>DD</sub> |     |     | V    |
| TPS384                  | 10PH (Push-Pull Active-High)                           |                                                                                                                                                          |                    |     |     |      |
| $V_{POR}$               | Power on Reset Voltage <sup>(4)</sup>                  | V <sub>OH</sub> , I <sub>OUT(Source)</sub> = 500 nA                                                                                                      |                    |     | 950 | mV   |
|                         | Low level output voltage                               | 1.5 V < $V_{DD}$ < 5 V<br>$V_{DD} > V_{IT+}^{(2)}$<br>$I_{OUT(Sink)} = 2 \text{ mA}$                                                                     |                    |     | 200 | mV   |
| V <sub>OL</sub>         | Low level output voltage                               | 1.5 V < $V_{DD}$ < 5 V $V_{DD}$ > $V_{IT+}^{(2)}$ $I_{OUT(Sink)} = 5 \text{ mA}$                                                                         |                    |     | 200 | mV   |
| V <sub>OH</sub>         | High level output voltage                              | 1.5 V $<$ V <sub>DD</sub> $<$ 5 V, V <sub>DD</sub> $<$ V <sub>IT-</sub> , I <sub>OUT(Source)</sub> = 2 mA                                                | 0.8V <sub>DD</sub> |     |     | V    |
| TPS384                  | 40DL(Open-Drain)                                       | , , ,                                                                                                                                                    | <u> </u>           |     |     |      |
| V <sub>POR</sub>        | Power on Reset Voltage (4)                             | $V_{OL(max)} = 0.2 \text{ V}$ $I_{OUT \text{ (Sink)}} = 5.6 \text{ uA}$                                                                                  |                    |     | 950 | mV   |
| V <sub>OL</sub>         | Low level output voltage                               | $1.5 \text{ V} < \text{V}_{DD} < 5 \text{ V}$ $\text{V}_{DD} < \text{V}_{IT-}$ $\text{I}_{OUT(Sink)} = 2 \text{ mA}$                                     |                    |     | 200 | mV   |
| I <sub>lkg(OD)</sub>    | Open-Drain output leakage current                      | RESET pin in High Impedance,<br>$V_{DD} = V_{RESET} = 5.5 \text{ V}$<br>$V_{IT+} < V_{DD}$                                                               |                    |     | 90  | nA   |

V<sub>IT-</sub> threshold voltage range from 1.6 V to 4.9 V in 100 mV steps, for released versions see Device Voltage Thresholds table.

Submit Documentation Feedback

Copyright © 2019-2020, Texas Instruments Incorporated

 <sup>(2)</sup> V<sub>IT+</sub> = V<sub>HYS</sub> + V<sub>IT-</sub>
 (3) If the logic signal driving MR is less than VDD, then additional current flows into VDD and out of MR
 (4) V<sub>POR</sub> is the minimum V<sub>DD</sub> voltage level for a controlled output state. V<sub>DD</sub> slew rate ≤ 100mV/µs



#### 7.6 Timing Requirements

At 1.5 V  $\leq$  V<sub>DD</sub>  $\leq$  10 V, CT =  $\overline{\text{MR}}$  = Open,  $\overline{\text{RESET}}$  pull-up resistor (R<sub>pull-up</sub>) = 100 k $\Omega$  to VDD, output reset load (C<sub>LOAD</sub>) = 10 pF and over the operating free-air temperature range – 40°C to 125°C, VDD slew rate < 100mV / us, unless otherwise noted. Typical values are at  $T_{\perp} = 25^{\circ}$ C.

|                       | PARAMETER                                                        | TEST CONDITIONS                                                                                | MIN | TYP            | MAX | UNIT |
|-----------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|----------------|-----|------|
| t <sub>STRT</sub>     | Startup Delay <sup>(1)</sup>                                     | CT pin open                                                                                    | 100 | 220            | 350 | μs   |
| t <sub>P_HL</sub>     | Propagation detect delay for VDD falling below V <sub>IT</sub> - | $V_{DD} = V_{IT+}$ to $(V_{IT-}) - 10\%^{(2)}$                                                 |     | 15             | 30  | μs   |
|                       | (0)                                                              | CT pin = open                                                                                  |     |                | 50  | μs   |
| $t_D$                 | Reset time delay <sup>(3)</sup>                                  | CT pin = 10 nF                                                                                 |     | 6.2            |     | ms   |
|                       |                                                                  | CT pin = 1 µF                                                                                  |     | 619            |     | ms   |
| t <sub>GI_VIT</sub> - | Glitch immunity V <sub>IT-</sub>                                 | 5% V <sub>IT-</sub> overdrive <sup>(4)</sup>                                                   |     | 10             |     | μs   |
| t <sub>MR_PW</sub>    | MR pin pulse duration to initiate reset                          |                                                                                                |     | 300            |     | ns   |
| t <sub>MR_RES</sub>   | Propagation delay from MR low to reset                           | $V_{DD} = 4.5 \text{ V}, \overline{MR} < V_{\overline{MR}\_L}$                                 |     | 700            |     | ns   |
| t <sub>MR_tD</sub>    | Delay from release MR to deasert reset                           | $\frac{V_{DD}}{MR} = 4.5 \text{ V},$ $\frac{V_{DD}}{MR} = V_{MR} \text{ to } V_{MR} \text{ H}$ |     | t <sub>D</sub> |     | ms   |

- (1) When VDD starts from less than the specified minimum  $V_{DD}$  and then exceeds  $V_{IT+}$ , reset is release after the startup delay ( $t_{STRT}$ ), a capacitor at CT pin will add  $t_{\text{D}}$  delay to  $t_{\text{STRT}}$  time
- $t_{P.HL}$  measured from threhold trip point ( $V_{IT.}$ ) to  $V_{OL}$  for active low variants and  $V_{OH}$  for active high variants. The MIN and MAX reset time delay with external capacitor depends on  $R_{CT}$  and is calculated using Equation 5 and Equation 6 in (3)Section 8.3.2
- Overdrive  $\% = [(V_{DD}/V_{IT-}) 1] \times 100\%$



- (1) t<sub>D (no cap)</sub> is included in t<sub>STRT</sub> time delay. If t<sub>D</sub> delay is programmed by an external capacitor connected to CT pin then  $t_D$  programmed time will be added to the startup time, VDD slew rate = 100 mV /  $\mu$ s.
- (2) Open-Drain timing diagram assumes pull-up resistor is connected to RESET

Figure 4. Timing Diagram TPS3840DL-Q1 (Open-Drain Active-Low)





(3)  $t_{D \text{ (no cap)}}$  is included in  $t_{STRT}$  time delay. If  $t_{D}$  delay is programmed by an external capacitor connected to CT pin, then  $t_{D}$  programmed time will be added to the startup time. VDD slew rate = 100 mV /  $\mu$ s.

Figure 5. Timing Diagram TPS3840PL-Q1 (Push-Pull Active-Low)



(4) t<sub>D (no cap)</sub> is included in t<sub>STRT</sub> time delay. If t<sub>D</sub> delay is programmed by an external capacitor connected to CT pin, then t<sub>D</sub> programmed time will be added to the total startup time. VDD slew rate = 100 mV / μs.

Figure 6. Timing Diagram TPS3840PH-Q1 (Push-Pull Active-High)



## 7.7 Typical Characteristics

Typical characteristics show the typical performance of the TPS3840-Q1 device. Test conditions are  $T_J = 25$ °C,  $V_{DD} = 3.3$  V,  $R_{pull-up} = 100$  k $\Omega$ ,  $C_{Load} = 50$  pF, unless otherwise noted.



Copyright © 2019–2020, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Typical characteristics show the typical performance of the TPS3840-Q1 device. Test conditions are  $T_J$  = 25°C,  $V_{DD}$  = 3.3 V,  $R_{pull-up}$  = 100 k $\Omega$ ,  $C_{Load}$  = 50 pF, unless otherwise noted.





## **Typical Characteristics (continued)**

Typical characteristics show the typical performance of the TPS3840-Q1 device. Test conditions are  $T_J = 25$  °C,  $V_{DD} = 3.3$  V,  $R_{pull-up} = 100$  k $\Omega$ ,  $C_{Load} = 50$  pF, unless otherwise noted.



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Typical characteristics show the typical performance of the TPS3840-Q1 device. Test conditions are  $T_J = 25$ °C,  $V_{DD} = 3.3$  V,  $R_{pull-up} = 100$  k $\Omega$ ,  $C_{Load} = 50$  pF, unless otherwise noted.



Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Typical characteristics show the typical performance of the TPS3840-Q1 device. Test conditions are  $T_J = 25$ °C,  $V_{DD} = 3.3$  V,  $R_{pull-up}$  = 100 k $\Omega$ ,  $C_{Load}$  = 50 pF, unless otherwise noted.



Product Folder Links: TPS3840-Q1

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Typical characteristics show the typical performance of the TPS3840-Q1 device. Test conditions are  $T_J = 25$ °C,  $V_{DD} = 3.3$  V,  $R_{pull-up} = 100$  k $\Omega$ ,  $C_{Load} = 50$  pF, unless otherwise noted.



Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

Typical characteristics show the typical performance of the TPS3840-Q1 device. Test conditions are  $T_J = 25^{\circ}\text{C}$ ,  $V_{DD} = 3.3 \text{ V}$ ,  $R_{pull-up} = 100 \text{ k}\Omega$ ,  $C_{Load} = 50 \text{ pF}$ , unless otherwise noted.





Figure 44. Propagation Time Delay from  $\overline{\text{MR}}$  Release to Deasserted Reset Over Temperature

Copyright © 2019–2020, Texas Instruments Incorporated



## **8 Detailed Description**

#### 8.1 Overview

The TPS3840-Q1 is a family of wide VDD and nano-quiescent current voltage detectors with fixed threshold voltage. TPS3840-Q1 features include programable reset time delay using external capacitor, active-low manual reset, 1% typical monitor threshold accuracy with hysteresis and glitch immunity.

Fixed negative threshold voltages ( $V_{IT}$ ) can be factory set from 1.6 V to 4.9 V (see *Table 3* for available options). TPS3840-Q1 is available in SOT-23 5 pin industry standard package.

### 8.2 Functional Block Diagram



Copyright © 2019, Texas Instruments Incorporated

#### 8.3 Feature Description

#### 8.3.1 Input Voltage (VDD)

VDD pin is monitored by the internal comparator to indicate when VDD falls below the fixed threshold voltage. VDD also functions as the supply for the internal bandgap, internal regulator, state machine, buffers and other control logic blocks. Good design practice involve placing a 0.1 uF to 1 uF bypass capacitor at VDD input for noisy applications to ensure enough charge is available for the device to power up correctly.



#### **Feature Description (continued)**

#### 8.3.1.1 VDD Hysteresis

The internal comparator has built-in hysteresis to avoid erroneous output reset release. If the voltage at the VDD pin falls below  $V_{IT}$  the output reset is asserted. When the voltage at the VDD pin goes above  $V_{IT}$  plus hysteresis  $(V_{HYS})$  the output reset is deasserted after  $t_D$  delay.



Figure 45. Hysteresis Diagram

#### 8.3.1.2 VDD Transient Immunity

The TPS3840-Q1 is immune to quick voltage transients or excursion on VDD. Sensitivity to transients depends on both pulse duration and overdrive. Overdrive is defined by how much VDD deviates from the specified threshold. Threshold overdrive is calculated as a percent of the threshold in question, as shown in Equation 1.

Overdrive = 
$$| (V_{DD} / V_{IT-} - 1) \times 100\% |$$
 (1)



Figure 46. Overdrive vs Pulse Duration

#### 8.3.2 User-Programmable Reset Time Delay

The reset time delay can be set to a minimum value of 50  $\mu$ s by leaving the CT pin floating, or a maximum value of approximately 6.2 seconds by connecting 10  $\mu$ F delay capacitor. The reset time delay ( $t_D$ ) can be programmed by connecting a capacitor no larger than 10  $\mu$ F between CT pin and GND.

The relationship between external capacitor ( $C_{CT\_EXT}$ ) in F at CT pin and the time delay ( $t_D$ ) in seconds is given by Equation 2.

$$t_D = -\ln (0.29) \times R_{CT} \times C_{CT} EXT + t_D (\text{no cap})$$
 (2)

Equation 2 is simplified to Equation 3 by plugging  $R_{CT}$  and  $t_{D(no\ cap)}$  given in *Electrical Characteristics* section:

$$t_D = 618937 \text{ x } C_{CT \text{ EXT}} + 50 \text{ } \mu\text{s}$$
 (3)

Equation 4 solves for external capacitor value (C<sub>CT\_EXT</sub>) in units of F where t<sub>D</sub> is in units of seconds

$$C_{CT\_EXT} = (t_D - 50 \ \mu s) \div 618937 \tag{4}$$

The reset delay varies according to three variables: the external capacitor variance ( $C_{CT}$ ), CT pin internal resistance ( $R_{CT}$ ) provided in the Electrical Characteristics table, and a constant. The minimum and maximum variance due to the constant is shown in Equation 5 and Equation 6.

$$s t_{D \text{ (minimum)}} = -ln (0.36) x R_{CT \text{ (min)}} x C_{CT \text{ (min)}} + t_{D \text{ (no cap, min)}}$$
 (5)

$$t_{D \text{ (maximum)}} = -\ln(0.26) \times R_{CT \text{ (max)}} \times C_{CT \text{ (max)}} + t_{D \text{ (no cap, max)}}$$

$$(6)$$

Copyright © 2019–2020, Texas Instruments Incorporated



#### **Feature Description (continued)**

The recommended maximum delay capacitor for the TPS3840 is limited to 10  $\mu$ F as this ensures there is enough time for the capacitor to fully discharge when the reset condition occurs. When a voltage fault occurs, the previously charged up capacitor discharges, and if the monitored voltage returns from the fault condition before the delay capacitor discharges completely, the delay capacitor will begin charging from a voltage above zero and the reset delay will be shorter than expected. Larger delay capacitors can be used so long as the capacitor has enough time to fully discharge during the duration of the voltage fault.

## 8.3.3 Manual Reset (MR) Input

The manual reset ( $\overline{\text{MR}}$ ) input allows a processor GPIO or other logic circuits to <u>initiate</u> a reset. A logic low on  $\overline{\text{MR}}$  with pulse duration longer than  $\overline{t_{\text{MR}}}_{\text{RES}}$  will causes reset output to assert. After  $\overline{\text{MR}}$  returns to a logic high ( $\overline{V_{\text{MR}}}_{\text{H}}$ ) and VDD is above  $V_{\text{IT+}}$ , reset is deasserted after the user programmed reset time delay ( $t_{\text{D}}$ ) expires.

If  $\overline{\text{MR}}$  is not controlled externally, then  $\overline{\text{MR}}$  can be <u>left</u> disconnected. If the logic signal controlling  $\overline{\text{MR}}$  is less than VDD, then additional current flows from VDD into  $\overline{\text{MR}}$  internally. For minimum current consumption, drive  $\overline{\text{MR}}$  to either VDD or GND.  $V_{\overline{\text{MR}}}$  must not be higher than VDD voltage.



Figure 47. Timing Diagram MR and RESET (TPS3840DL-Q1)

#### 8.3.4 Output Logic

#### 8.3.4.1 RESET Output, Active-Low

RESET (Active-Low) applies to TPS3840DL-Q1 (Open-Drain) and TPS3840PL-Q1 (Push-Pull) hence the "L" in the device name. RESET remains high (deasserted) as long as VDD is above the negative threshold ( $V_{IT}$ ) and the  $\overline{MR}$  pin is floating or above  $V_{\overline{MR}\_H}$ . If VDD falls below the negative threshold ( $V_{IT}$ ) or if  $\overline{MR}$  is driven low, then RESET is asserted.

When  $\overline{\text{MR}}$  is again logic high or floating and VDD rise above  $V_{\text{IT+}}$ , the delay <u>circuit</u> will hold  $\overline{\text{RESET}}$  low for the specified reset time delay (t<sub>D</sub>). When the reset time delay has elapsed, the  $\overline{\text{RESET}}$  pin goes back to logic high voltage (V<sub>OH</sub>).

The TPS3840DL-Q1 (Open-Drain) version, denoted with "D" in the device name, requires a pull-up resistor to hold RESET pin high. Connect the pull-up resistor to the desired pull-up voltage source and RESET can be pulled up to any voltage up to 10 V independent of the VDD voltage. To ensure proper voltage levels, give some consideration when choosing the pull-up resistor values. The pull-up resistor value determines the actual  $V_{OL}$ , the output capacitive loading, and the output leakage current ( $I_{LKG(OD)}$ ).

The Push-Pull variants (TPS3840PL and TPS3840PH), denoted with "P" in the device name, does not require a pull-up resistor.

Submit Documentation Feedback

Copyright © 2019–2020, Texas Instruments Incorporated



## **Feature Description (continued)**

#### 8.3.4.2 RESET Output, Active-High

RESET (active-high), denoted with no bar above the pin label, applies only to TPS3840PH-Q1 push-pull active-high version. RESET remains low (deasserted) as long as VDD is above the threshold ( $V_{IT}$ ) and the manual reset signal (MR) is logic high or floating. If VDD falls below the negative threshold ( $V_{IT}$ ) or if MR is driven low, then RESET is asserted driving the RESET pin to high voltage ( $V_{OH}$ ).

When  $\overline{MR}$  is again logic high and VDD is above  $V_{IT+}$  the delay circuit will hold RESET high for the specified reset time delay ( $t_D$ ). When the reset time delay has elapsed, the RESET pin goes back to low voltage ( $V_{OL}$ ).

#### 8.4 Device Functional Modes

Table 1 summarizes the various functional modes of the device. Logic high is represented by "H" and logic low is represented by "L".

**VDD** MR RESET RESET  $VDD < V_{POR}$ Undefined Undefined Ignored  $V_{POR} < V_{DD} < V_{IT}$ -(1) Ignored Н L VDD ≥ V<sub>IT-</sub> Н L L VDD ≥ V<sub>IT-</sub> Н L Н Floating L Н VDD ≥ V<sub>IT-</sub>

**Table 1. Truth Table** 

## 8.4.1 Normal Operation $(V_{DD} > V_{DD(min)})$

When VDD is greater than  $V_{DD(min)}$ , the <u>reset</u> signal is determined by the voltage on the VDD pin with respect to the trip point ( $V_{IT}$ ) and the logic state of  $\overline{MR}$ .

- MR high: the reset signal corresponds to VDD with respect to the threshold voltage.
- MR low: in this mode, the reset is asserted regardless of the threshold voltage.

#### 8.4.2 VDD Between VPOR and V<sub>DD(min)</sub>

When the voltage on VDD is less than the  $V_{DD(min)}$  voltage, and greater than the power-on-reset voltage ( $V_{POR}$ ), the reset signal is asserted.

## 8.4.3 Below Power-On-Reset $(V_{DD} < V_{POR})$

When the voltage on VDD is lower than  $V_{POR}$ , the device does not have enough bias voltage to internally pull the asserted output low or high and reset voltage level is undefined.

Product Folder Links: TPS3840-Q1

<sup>(1)</sup> When V<sub>DD</sub> falls below V<sub>DD(MIN)</sub>, undervoltage-lockout (UVLO) takes effect and output reset is held asserted until V<sub>DD</sub> falls below V<sub>POR</sub>.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The following sections describe in detail how to properly use this device, depending on the requirements of the final application.

## 9.2 Typical Application

#### 9.2.1 Design 1: Dual Rail Monitoring with Power-Up Sequencing

A typical application for the TPS3840-Q1 is voltage rail monitoring and power-up sequencing as shown in Figure 48. The TPS3840-Q1 can be used to monitor any rail above 1.6 V. In this design application, two TPS3840-Q1 devices monitor two separate voltage rails and sequences the rails upon power-up. The TPS3840PL30-Q1 is used to monitor the 3.3-V main power rail and the TPS3840DL16-Q1 is used to monitor the 1.8-V rail provided by the LDO for other system peripherals. The RESET output of the TPS3840PL30-Q1 is connected to the ENABLE input of the LDO. A reset event is initiated on either voltage supervisor when the VDD voltage is less than  $V_{\text{IT}}$  or when  $\overline{\text{MR}}$  is driven low by an external source.



Figure 48. TPS3840-Q1 Voltage Rail Monitor and Power-Up Sequencer Design Block Diagram

#### 9.2.1.1 Design Requirements

This design requires voltage supervision on two separate rails: 3.3-V and 1.8-V rails. The voltage rail needs to sequence upon power up with the 3.3-V rail coming up first followed by the 1.8-V rail at least 25 ms after.

| PARAMETER                          | DESIGN REQUIREMENT                                               | DESIGN RESULT                                                                                                        |
|------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Two Rail Voltage Supervision       | Monitor 3.3-V and 1.8-V rails                                    | Two TPS3840-Q1 devices provide voltage monitoring with 1% accuracy with device options available in 0.1 V variations |
| Voltage Rail Sequencing            | Power up the 3.3-V rail first followed by 1.8-V rail 25 ms after | The CT capacitor on TPS38240PL28 is set to 0.047 µF for a reset time delay of 29 ms typical                          |
| Output logic voltage               | 3.3-V Open-Drain                                                 | 3.3-V Open-Drain                                                                                                     |
| Maximum device current consumption | 1 μΑ                                                             | Each TPS3840-Q1 requires 350 nA typical                                                                              |

Product Folder Links: TPS3840-Q1



#### 9.2.1.2 Detailed Design Procedure

The primary constraint for this application is choosing the correct device to monitor the supply voltage of the microprocessor. The TPS3840-Q1 can monitor any voltage between 1.6 V and 10 V and is available in 0.1 V increments. Depending on how far away from the nominal voltage rail the user wants the voltage supervisor to trigger determines the correct voltage supervisor variant to choose. In this example, the first TPS3840-Q1 triggers when the 3.3-V rail falls to 3.0 V. The second TPS3840-Q1 triggers a reset when the 1.8-V rail falls to 1.6 V. The secondary constraint for this application is the reset time delay that must be at least 25 ms to allow the microprocessor, and all other devices using the 3.3-V rail, enough time to startup correctly before the 1.8-V rail is enabled via the LDO. Because a minimum time is required, the user must account for capacitor tolerance. For applications with ambient temperatures ranging from  $-40^{\circ}$ C to  $+125^{\circ}$ C,  $C_{CT}$  can be calculated using  $R_{CT}$  and solving for  $C_{CT}$  in Equation 2. Solving Equation 2 for 25 ms gives a minimum capacitor value of 0.04  $\mu$ F which is rounded up to a standard value 0.047  $\mu$ F to account for capacitor tolerance.

A 1- $\mu$ F decoupling capacitor is connected to the VDD pin as a good analog design <u>practice</u>. The pull-up resistor is only required for the Open-Drain device variants and is calculated to maintain the RESET current within the ±5 mA limit found in the *Recommended Operating Conditions*:  $R_{Pull-up} = V_{Pull-up} \div 5$  mA. For this design, a standard 10-k $\Omega$  pull-up resistor is selected to <u>minimize current draw when RESET</u> is asserted. Keep in mind the lower the pull-up resistor, the higher  $V_{OL}$ . The  $\overline{MR}$  pin can be connected to an external signal if desired or left floating if not used due to the internal pull-up resistor to VDD.

#### 9.2.1.3 Application Curves



Figure 49. Startup Sequence Highlighting the Delay Between 3.3V and 1.8V Rails



#### 9.2.2 Design 2: Automotive Off-Battery Monitoring

The initial power stage in automotive applications starts with the 12 V battery. Variation of the battery voltage is common between 9 V and 16 V. Furthermore, If cold-cranking and load dump conditions are considered, voltage transients can occur as low as 3 V and as high as 42V. In this design example, we are highlighting the ability for low power, direct off-battery voltage supervision. Figure 50 illustrates an example of how the TPS3840-Q1 is monitoring the battery voltage while being powered by it as well. For more information, read this application report on how to achieve nano-amp I<sub>O</sub> voltage supervision in automotive, wide-vin applications.



Figure 50. Fast Start Undervoltage Supervisor with Level-Shifted Input

22



#### 9.2.2.1 Design Requirements

This design requires voltage supervision on a 12-V power supply voltage rail with possibility of the 12-V rail rising up as high as 42 V. The undervoltage fault occurs when the power supply voltage drops below 7.7 V.

| PARAMETER                                 | DESIGN REQUIREMENT                                                                           | DESIGN RESULT                                                                                                                                                                                                                                                |
|-------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Rail Voltage Supervision            | Monitor 12-V power supply for undervoltage condition, trigger a undervoltage fault at 7.7 V. | TPS3840-Q1 provides voltage monitoring with 1% accuracy with device options available in 0.1 V variations. Resistor dividers are calculated based on device variant and desired threshold voltage.                                                           |
| Maximum Input Power                       | Operate with power supply input up to 42 V.                                                  | The TPS3840-Q1 limits VDD to 10 V but can monitor voltages higher than the maximum VDD voltage with the use of an external resistor divider.                                                                                                                 |
| Output logic voltage                      | Open-Drain Output Topology                                                                   | Due to large variance in battery voltage, an open-<br>drain output is recommended to provide the correct<br>reset signal.                                                                                                                                    |
| Maximum system current consumption        | 35 uA when power supply is at 12 V typical                                                   | TPS3840-Q1 requires 350 nA (typical) and the external resistor divider will also consume current. There is a tradeoff between current consumption and voltage monitor accuracy but generally set the resistor divider to consume 100 times current into VDD. |
| Voltage Monitor Accuracy                  | Typical voltage monitor accuracy of 2.5%.                                                    | The TPS3840-Q1 has 1% typical voltage monitor accuracy. By decreasing the ratio of resistor values, the resistor divider will consume more current but the accuracy will increase. The resistor tolerance also needs to be accounted for.                    |
| Delay when returning from fault condition | RESET delay of at least 200 ms when returning from a undervoltage fault.                     | C <sub>CT</sub> = 0.33 μF sets 204 ms delay                                                                                                                                                                                                                  |

#### 9.2.2.2 Detailed Design Procedure

The primary constraint for this application is monitoring a 12-V rail while preventing the VDD pin on TPS3840-Q1 from exceeding the recommended maximum of 10 V. This is accomplished by sizing the resistor divider so that when the 12-V rail drops to 7.7 V, the VDD pin for TPS3840-Q1 will be at 1.6 V which is the  $V_{\rm IT}$  threshold for triggering a undervoltage condition for TPS3840DL16-Q1 as shown in Equation 7. Reasonably sized resistors were selected for the voltage divider. While selecting lower resistor values may increase current, this allows for additional accuracy from the resistor divider.

$$V_{\text{rail trigger}} = V_{\text{IT-}} x \left( R_2 \div (R_1 + R_2) \right) \tag{7}$$

where  $V_{rail\_trigger}$  is the trigger voltage of the rail being monitored,  $V_{IT\_}$  is the falling threshold on the VDD pin of TPS3840, and  $R_1$  and  $R_2$  are the top and bottom resistors of the external resistor divider.  $V_{IT\_}$  is fixed per device variant and is 1.6 V for TPS3840DL16-Q1. Substituting in the values from Figure 50, the undervoltage trigger threshold for the rail is set to 7.7 V. Given that  $R_1 = 100 \text{ k}\Omega$ ,  $R_2 = 26.2 \text{ k}\Omega$ .

Because the undervoltage trigger of 10 V on the rail corresponds to 1.6 V undervoltage threshold trigger of the TPS3840-Q1 device, there is room for the rail to rise up while maintaining less than 10 V on the VDD pin of the TPS3840-Q1. Equation 8 shows the maximum rail voltage that still meets the 10 V maximum at the VDD pin for TPS3840-Q1.

$$V_{\text{rail max}} = 10 \text{ V x } (26.2 \text{ k}\Omega \div (100 \text{ k}\Omega + 26.2 \text{ k}\Omega)) = 48.168 \text{ V}$$
 (8)

This means the monitored voltage rail can go as high as 48.168 V and not violate the recommended maximum for the VDD pin on TPS3840-Q1. This is useful when monitoring a voltage rail that has a wide range that may go much higher than the nominal rail voltage such as in this case. Notice that the resistor values chosen are less than  $100 \text{k}\Omega$  to preserve the accuracy set by the internal resistor divider. Good design practice recommends using a 0.1- $\mu\text{F}$  capacitor on the VDD pin and this capacitance may need to increase when using an external resistor divider.

Product Folder Links: TPS3840-Q1



#### 9.2.2.3 Application Curves: TPS3840EVM

These application curves are taken with the *TPS3840EVM* using the TPS3840-Q1. Please see the *TPS3840EVM* User Guide for more information. The scope of the test below was to ensure that normal operation was maintained under typical cold crank and load dump conditions. This was verified by observing the input changing to its minimum and maximum value and the output remained both defined and accurate.



Figure 51. TPS3840-Q1 Warm-Start Test Pulse

Figure 52. TPS3840-Q1 Cold-Start Test Pulse



Figure 53. TPS3840-Q1 Cold Crank Test Pulse

Figure 54. TPS3840-Q1 Load Dump Test Pulse



## 10 Power Supply Recommendations

These devices are designed to operate from an input supply with a voltage range between 1.5 V and 10 V. TI recommends an input supply capacitor between the VDD pin and GND pin. This device has a 12-V absolute maximum rating on the VDD pin. If the voltage supply providing power to VDD is susceptible to any large voltage transient that can exceed 12 V, additional precautions must be taken.

## 11 Layout

#### 11.1 Layout Guidelines

Make sure that the connection to the VDD pin is low impedance. Good analog design practice recommends placing a minimum 0.1-µF ceramic capacitor as near as possible to the VDD pin. If a capacitor is not connected to the CT pin, then minimize parasitic capacitance on this pin so the rest time delay is not adversely affected.

- Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a >0.1-μF ceramic capacitor as near as possible to the VDD pin.
- If a C<sub>CT</sub> capacitor is used, place these components as close as possible to the CT pin. If the CT pin is left unconnected, make sure to minimize the amount of parasitic capacitance on the pin to <5 pF.</li>
- Place the pull-up resistors on RESET pin as close to the pin as possible.

## 11.2 Layout Example

The layout example in shows how the TPS3840-Q1 is laid out on a printed circuit board (PCB) with a user-defined delay.



Vias used to connect pins for application-specific connections

Figure 55. TPS3840-Q1 Recommended Layout



## 12 Device and Documentation Support

## 12.1 Device Nomenclature

Table 2 shows how to decode the function of the device based on its part number.

**Table 2. Device Naming Convention** 

| DESCRIPTION                              | NOMENCLATURE        | VALUE                                                        |
|------------------------------------------|---------------------|--------------------------------------------------------------|
| Engineering Prototype pre-release sample | Р                   | Engineering Prototype Sample                                 |
| Part number                              | TPS3840             | TPS3840-Q1                                                   |
| Variant code (Output Topology)           | DL                  | Open-Drain, Active-Low                                       |
|                                          | PH                  | Push-Pull, Active-High                                       |
|                                          | PL                  | Push-Pull, Active-Low                                        |
| Detect Voltage Option                    | ## (two characters) | Example: 16 stands for 1.6 V threshold                       |
| Package                                  | DBV                 | SOT23-5                                                      |
| Reel                                     | R                   | Large Reel                                                   |
| Automotive Suffix                        | Q1                  | Indicate that device is compliant with AEC-<br>Q100 standard |

Table 3 shows the possible variants of the TPS3840-Q1. Contact Texas Instruments for details and availability of other options shown; minimum order quantities apply.

**Table 3. Device Threshold** 

|                        | PRODUCT               |                        | VOLTAGE<br>THRESHOLD<br>(V <sub>IT-</sub> ) | HYSTERESIS<br>(V <sub>HYST</sub> ) |
|------------------------|-----------------------|------------------------|---------------------------------------------|------------------------------------|
| OPEN-DRAIN, ACTIVE-LOW | PUSH-PULL, ACTIVE-LOW | PUSH-PULL, ACTIVE-HIGH | Typ (V)                                     | Typ (V)                            |
| TPS3840DL16-Q1         | TPS3840PL16-Q1        | TPS3840PH16-Q1         | 1.6                                         | 0.100                              |
| TPS3840DL17-Q1         | TPS3840PL17-Q1        | TPS3840PH17-Q1         | 1.7                                         | 0.100                              |
| TPS3840DL18-Q1         | TPS3840PL18-Q1        | TPS3840PH18-Q1         | 1.8                                         | 0.100                              |
| TPS3840DL19-Q1         | TPS3840PL19-Q1        | TPS3840PH19-Q1         | 1.9                                         | 0.100                              |
| TPS3840DL20-Q1         | TPS3840PL20-Q1        | TPS3840PH20-Q1         | 2.0                                         | 0.100                              |
| TPS3840DL21-Q1         | TPS3840PL21-Q1        | TPS3840PH21-Q1         | 2.1                                         | 0.100                              |
| TPS3840DL22-Q1         | TPS3840PL22-Q1        | TPS3840PH22-Q1         | 2.2                                         | 0.100                              |
| TPS3840DL23-Q1         | TPS3840PL23-Q1        | TPS3840PH23-Q1         | 2.3                                         | 0.100                              |
| TPS3840DL24-Q1         | TPS3840PL24-Q1        | TPS3840PH24-Q1         | 2.4                                         | 0.100                              |
| TPS3840DL25-Q1         | TPS3840PL25-Q1        | TPS3840PH25-Q1         | 2.5                                         | 0.100                              |
| TPS3840DL26-Q1         | TPS3840PL26-Q1        | TPS3840PH26-Q1         | 2.6                                         | 0.100                              |
| TPS3840DL27-Q1         | TPS3840PL27-Q1        | TPS3840PH27-Q1         | 2.7                                         | 0.100                              |
| TPS3840DL28-Q1         | TPS3840PL28-Q1        | TPS3840PH28-Q1         | 2.8                                         | 0.100                              |
| TPS3840DL29-Q1         | TPS3840PL29-Q1        | TPS3840PH29-Q1         | 2.9                                         | 0.100                              |
| TPS3840DL30-Q1         | TPS3840PL30-Q1        | TPS3840PH30-Q1         | 3.0                                         | 0.100                              |
| TPS3840DL31-Q1         | TPS3840PL31-Q1        | TPS3840PH31-Q1         | 3.1                                         | 0.200                              |
| TPS3840DL32-Q1         | TPS3840PL32-Q1        | TPS3840PH32-Q1         | 3.2                                         | 0.200                              |
| TPS3840DL33-Q1         | TPS3840PL33-Q1        | TPS3840PH33-Q1         | 3.3                                         | 0.200                              |
| TPS3840DL34-Q1         | TPS3840PL34-Q1        | TPS3840PH34-Q1         | 3.4                                         | 0.200                              |
| TPS3840DL35-Q1         | TPS3840PL35-Q1        | TPS3840PH35-Q1         | 3.5                                         | 0.200                              |
| TPS3840DL36-Q1         | TPS3840PL36-Q1        | TPS3840PH36-Q1         | 3.6                                         | 0.200                              |
| TPS3840DL37-Q1         | TPS3840PL37-Q1        | TPS3840PH37-Q1         | 3.7                                         | 0.200                              |
| TPS3840DL38-Q1         | TPS3840PL38-Q1        | TPS3840PH38-Q1         | 3.8                                         | 0.200                              |
| TPS3840DL39-Q1         | TPS3840PL39-Q1        | TPS3840PH39-Q1         | 3.9                                         | 0.200                              |
| TPS3840DL40-Q1         | TPS3840PL40-Q1        | TPS3840PH40-Q1         | 4.0                                         | 0.200                              |

Product Folder Links: TPS3840-Q1



#### Table 3. Device Threshold (continued)

|                        | PRODUCT               |                        |         |         |  |  |  |  |
|------------------------|-----------------------|------------------------|---------|---------|--|--|--|--|
| OPEN-DRAIN, ACTIVE-LOW | PUSH-PULL, ACTIVE-LOW | PUSH-PULL, ACTIVE-HIGH | Typ (V) | Typ (V) |  |  |  |  |
| TPS3840DL41-Q1         | TPS3840PL41-Q1        | TPS3840PH41-Q1         | 4.1     | 0.200   |  |  |  |  |
| TPS3840DL42-Q1         | TPS3840PL42-Q1        | TPS3840PH42-Q1         | 4.2     | 0.200   |  |  |  |  |
| TPS3840DL43-Q1         | TPS3840PL43-Q1        | TPS3840PH43-Q1         | 4.3     | 0.200   |  |  |  |  |
| TPS3840DL44-Q1         | TPS3840PL44-Q1        | TPS3840PH44-Q1         | 4.4     | 0.200   |  |  |  |  |
| TPS3840DL45-Q1         | TPS3840PL45-Q1        | TPS3840PH45-Q1         | 4.5     | 0.200   |  |  |  |  |
| TPS3840DL46-Q1         | TPS3840PL46-Q1        | TPS3840PH46-Q1         | 4.6     | 0.200   |  |  |  |  |
| TPS3840DL47-Q1         | TPS3840PL47-Q1        | TPS3840PH47-Q1         | 4.7     | 0.200   |  |  |  |  |
| TPS3840DL48-Q1         | TPS3840PL48-Q1        | TPS3840PH48-Q1         | 4.8     | 0.200   |  |  |  |  |
| TPS3840DL49-Q1         | TPS3840PL49-Q1        | TPS3840PH49-Q1         | 4.9     | 0.200   |  |  |  |  |

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS3840-Q1





www.ti.com

25-Dec-2022

## **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-----------------------------|---------|
| TPS3840DL16DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ16                        | Samples |
| TPS3840DL18DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ18                        | Samples |
| TPS3840DL20DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ20                        | Samples |
| TPS3840DL25DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ25                        | Samples |
| TPS3840DL28DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ28                        | Samples |
| TPS3840DL29DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ29                        | Samples |
| TPS3840DL30DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ30                        | Samples |
| TPS3840DL31DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ31                        | Samples |
| TPS3840DL32DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ32                        | Samples |
| TPS3840DL37DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ37                        | Samples |
| TPS3840DL40DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ40                        | Samples |
| TPS3840DL41DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ41                        | Samples |
| TPS3840DL42DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ42                        | Samples |
| TPS3840DL44DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ44                        | Samples |
| TPS3840DL45DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ45                        | Samples |
| TPS3840DL46DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ46                        | Samples |
| TPS3840DL47DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | DQ47                        | Samples |
| TPS3840PH27DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QH27                        | Samples |
| TPS3840PH30DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QH30                        | Samples |
| TPS3840PL16DBVRQ1 | ACTIVE     | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QL16                        | Samples |



www.ti.com 25-Dec-2022

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                   | (1)    |              |                    |      |                | (2)          | (6)                           | (3)                |              | (410)                |         |
| TPS3840PL25DBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QL25                 | Samples |
| TPS3840PL28DBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QL28                 | Samples |
| TPS3840PL29DBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QL29                 | Samples |
| TPS3840PL30DBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QL30                 | Samples |
| TPS3840PL31DBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QL31                 | Samples |
| TPS3840PL40DBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QL40                 | Samples |
| TPS3840PL43DBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | QL43                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 25-Dec-2022

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3840-Q1:

Catalog: TPS3840

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com 13-Oct-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3840DL16DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL18DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL20DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL25DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL28DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL29DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL30DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL31DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL32DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL37DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL40DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL41DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL42DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL44DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL45DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840DL46DBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



# PACKAGE MATERIALS INFORMATION

www.ti.com 13-Oct-2023

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3840PH27DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840PH30DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840PL16DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840PL25DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840PL28DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840PL29DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840PL30DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840PL31DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TPS3840PL43DBVRQ1 | SOT-23          | DBV                | 5 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



www.ti.com 13-Oct-2023



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3840DL16DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL18DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL20DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL25DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL28DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL29DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL30DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL31DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL32DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL37DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL40DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL41DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL42DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL44DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL45DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840DL46DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840PH27DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840PH30DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |



# PACKAGE MATERIALS INFORMATION

www.ti.com 13-Oct-2023

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3840PL16DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840PL25DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840PL28DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840PL29DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840PL30DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840PL31DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS3840PL43DBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated