www.ti.com

SLVSBO7F - DECEMBER 2012 - REVISED NOVEMBER 2013

# 1, 4, 6 Channel ESD Protection Device for Super-Speed (up to 6 GBPS) Interface

Check for Samples: TPD1E05U06, TPD4E05U06, TPD6E05U06

#### **FEATURES**

- Provides System Level ESD Protection for Low- Voltage IO Interface
- IEC 61000-4-2 Level 4
  - ±15kV (Air gap discharge)
  - ±12kV (Contact discharge)
- IO Capacitance 0.42pF to 0.5pF (Typ)
- DC Breakdown Voltage 6.5V (Min)
- Ultra low Leakage Current 10nA (Max)
- Low ESD Clamping Voltage
- Industrial Temperature Range: -40°C to 125°C
- Easy Straight-through Routing Packages

### **APPLICATIONS**

- HDMI1.4
- HDMI2.0 (TPD1E05U06)
- USB3.0
- MHL
- LVDS Interfaces
- DisplayPort
- PCI Express
- eSata Interfaces

## **DESCRIPTION**

The TPDxE05U06 is a family of unidirectional ESD protection devices with ultra low capacitance. This family of devices is constructed with a central ESD clamp with two hiding diodes to reduce the capacitive loading. They are rated to dissipate ESD strikes above the maximum level specified in the IEC61000-4-2 level 4 international standard. Its ultra low loading capacitance makes it ideal for protecting any high-speed signal pins.







DPY TOP VIEW 1 mm x 0.6 mm x 0.35 mm (0.65-mm pitch)

DQA TOP VIEW 2.5 mm x 1 mm x 0.5 mm (0.5-mm pitch)

RVZ TOP VIEW 3.5 mm x 1.35 mm x 0.5 mm (0.5-mm pitch)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **Functional Block Diagram**



Figure 1. Single Channel Schematic Diagram



Figure 2. Quad Channel Schematic Diagram





Figure 3. 6-Channel Schematic Diagram

## **Single Channel Terminal Functions**

| TERMINAL |             | TYPE | DESCRIPTION           | USAGE                                               |  |  |  |  |  |
|----------|-------------|------|-----------------------|-----------------------------------------------------|--|--|--|--|--|
| NAME     | AME PIN NO. |      | DESCRIPTION           | USAGE                                               |  |  |  |  |  |
| I/O      | 1           | I/O  | ESD protected channel | Connect pin 1 as close to the connector as possible |  |  |  |  |  |
| GND      | 2           | GND  | Ground                | Connect to ground                                   |  |  |  |  |  |



#### **Quad Channel Terminal Functions**

| TER  | TERMINAL    |      | DESCRIPTION           | USAGE                                                                                          |  |  |  |  |
|------|-------------|------|-----------------------|------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME | PIN NO.     | TYPE | DESCRIPTION           | USAGE                                                                                          |  |  |  |  |
| D1+  | 1           | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| D1-  | 2           | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| D2+  | 4           | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| D2-  | 5           | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| NC   | 6, 7, 9, 10 | NC   | No connect            | Used for optional straight-through routing from D+; otherwise can be left floating or grounded |  |  |  |  |
| GND  | 3, 8        | GND  | Ground                | Connect to ground                                                                              |  |  |  |  |

#### **Six Channel Terminal Functions**

| TER  | MINAL               | TYPE | DESCRIPTION           | USAGE                                                                                          |  |  |  |  |
|------|---------------------|------|-----------------------|------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME | PIN NO.             | ITPE | DESCRIPTION           | USAGE                                                                                          |  |  |  |  |
| D1+  | 14                  | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| D1-  | 13                  | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| D2+  | 12                  | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| D2-  | 11                  | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| D3+  | 9                   | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| D3-  | 8                   | I/O  | ESD protected channel | Connect it as close to the connector as possible                                               |  |  |  |  |
| NC   | 1, 2, 3, 4, 6,<br>7 | NC   | No connect            | Used for optional straight-through routing from D+; otherwise can be left floating or grounded |  |  |  |  |
| GND  | 5, 10               | GND  | Ground                | Connect to ground                                                                              |  |  |  |  |

# Absolute Maximum Ratings(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                           | · · · · · · · · · · · · · · · · · · ·                        |     |     |      |
|------------------|-------------------------------------------|--------------------------------------------------------------|-----|-----|------|
|                  | F                                         | PARAMETER                                                    | MIN | MAX | UNIT |
| T <sub>A</sub>   | Operating free-air temperatur             | -40                                                          | 125 | °C  |      |
| T <sub>stg</sub> | Storage temperature range                 | Storage temperature range                                    |     |     |      |
|                  | EOD and testing                           | IEC 61000-4-2 Contact Discharge (2)                          |     | ±12 | kV   |
|                  | ESD protection                            | IEC 61000-4-2 Air-Gap Discharge <sup>(2)</sup>               |     | ±15 | kV   |
| I <sub>PP</sub>  | Peak pulse current (t <sub>p</sub> = 8/20 | Peak pulse current (t <sub>p</sub> = 8/20 μs) <sup>(2)</sup> |     |     |      |
| P <sub>PP</sub>  | Peak pulse power (t <sub>p</sub> = 8/20   | us) <sup>(2)</sup>                                           |     | 40  | W    |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

(2) Measured at 25°C.

Submit Documentation Feedback

Copyright © 2012–2013, Texas Instruments Incorporated





## **Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                              | TEST COND                                                 | ITIONS                             | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|----------------------------------------|-----------------------------------------------------------|------------------------------------|------|------|------|------|
| V <sub>RWM</sub>            | Reverse stand-off voltage              | I <sub>IO</sub> < 10 μA                                   |                                    |      |      | 5.5  | V    |
|                             |                                        | I = 1A, TLP, I/O to ground <sup>(1)</sup>                 |                                    |      | 10   |      |      |
|                             | Oleman and the me                      | I = 5A, TLP, I/O to ground <sup>(1)</sup>                 |                                    |      | 14   |      |      |
| $V_{clamp}$                 | Clamp voltage                          | $I = 1A$ , TLP, ground to $I/O^{(1)}$                     |                                    |      | 3    |      | V    |
|                             |                                        | $I = 5A$ , TLP, ground to $I/O^{(1)}$                     |                                    |      | 7    |      |      |
|                             | DPY package dynamic                    | I/O to GND <sup>(2)</sup>                                 |                                    |      | 0.65 |      | 0    |
|                             | resistance                             | GND to I/O (2)                                            |                                    |      | 0.8  |      | Ω    |
| <b>D</b>                    | DQA package dynamic                    | I/O to GND <sup>(2)</sup>                                 | I/O to GND <sup>(2)</sup>          |      |      |      | 0    |
| $R_{DYN}$                   | resistance                             | GND to I/O <sup>(2)</sup>                                 | GND to I/O <sup>(2)</sup>          |      |      |      | Ω    |
|                             | RVZ package dynamic                    | I/O to GND <sup>(2)</sup>                                 | I/O to GND <sup>(2)</sup>          |      |      |      | Ω    |
|                             | resistance                             | GND to I/O <sup>(2)</sup>                                 |                                    | 0.8  |      |      |      |
|                             |                                        |                                                           | DPY package                        |      | 0.42 |      |      |
| $C_{L}$                     | Line capacitance (3)                   | V <sub>IO</sub> = 2.5 V, F = 1 MHz,<br>I/O to GND         | DQA package                        |      | 0.5  |      | pF   |
|                             |                                        | 1/0 to 0110                                               | RVZ package                        |      | 0.47 |      |      |
| C <sub>CROSS</sub>          | Channel to channel input capacitance   | GND Pin = 0 V, F = 1 GHz, V channel pins                  | / <sub>BIAS</sub> = 2.5 V, between |      | 0.01 | 0.06 | рF   |
| ΔC <sub>IO-TO-</sub><br>GND | Variation of channel input capacitance | GND Pin = 0 V, F = 1 GHz, \channel_x pin to gnd – channel |                                    | 0.05 | 0.07 | рF   |      |
| V <sub>BR</sub>             | Break-down voltage                     | I <sub>IO</sub> = 1 mA                                    | 6.5                                |      | 8.5  | V    |      |
| I <sub>LEAK</sub>           | Leakage current                        | V <sub>IO</sub> = 2.5 V                                   |                                    |      | 1    | 10   | nA   |

Transition line pulse with 100ns width, 200ps rise time. Extraction of RDYIN using least squares fit of TLP characteristics between I = 10 A and I = 20 A.

Capacitance data is taken at 25°C.



# **Typical Characteristics**







Figure 5. Surge Curve (tp =  $8/20\mu$ s), Pin IO to GND



Figure 6. Positive TLP Plot IO to GND



VOLTAGE





**INSERTION LOSS** 







Figure 10. -8kV IEC Waveform



Figure 11. TPD1E05U06 Insertion Loss



Figure 12. TPD4E05U06 Insertion Loss



Figure 13. TPD6E05U06 Insertion Loss



# **Typical Characteristics (continued)**

# 6 Gbps HDMI Eye Diagram



# 3.4 Gbps HDMI Eye Diagram



Figure 14. TPD1E05U06 Eye Diagrams



# **Typical Characteristics (continued)**

# 3.4 Gbps HDMI Eye Diagram



Figure 15. TPD4E05U06 Eye Diagram

# 3.4 Gbps HDMI Eye Diagram



Figure 16. TPD6E05U06 Eye Diagram



## **REVISION HISTORY**

| Changes from Original (December 2012) to Revision A                           | Page   |
|-------------------------------------------------------------------------------|--------|
| Added TPS2EUSB30A part to document                                            | 1      |
| Changes from Revision A (December 2012) to Revision I                         | B Page |
| Added Insertion Loss Graphic.                                                 | 6      |
| Added Eye Diagrams.                                                           | 8      |
| Changes from Revision B (January 2013) to Revision C                          | Page   |
| Changed IO Capacitance range                                                  | 1      |
| $\bullet$ Changed test conditions and typ values for $V_{\text{clamp}}$       | 5      |
| <ul> <li>Added typ R<sub>DYN</sub> values for DQA and RVZ packages</li> </ul> | 5      |
| <ul> <li>Added C<sub>L</sub> values for DQA and RVZ packages</li> </ul>       | 5      |
| Changed table note (1)                                                        | 5      |
| Changed CURRENT vs VOLTAGE graphic                                            | 6      |
| Changed Insertion Loss graphic                                                | 6      |
| Changed HDMI Eye Diagrams                                                     | 8      |
| Changes from Revision C (March 2013) to Revision D                            | Page   |
| Updated Title.                                                                | 1      |
| Removed Ordering Information table                                            |        |
| Changes from Revision D (August 2013) to Revision E                           | Page   |
| Updated document formatting                                                   | 1      |
| Added additional application                                                  | 1      |
| Changes from Revision E (November 2013) to Revision I                         | F Page |
| Undated pin out image                                                         | 1      |

Submit Documentation Feedback

Copyright © 2012–2013, Texas Instruments Incorporated





14-Nov-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty            | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| TPD1E05U06DPYR   | ACTIVE | X2SON        | DPY                | 2    | 10000          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | C1             | Samples |
| TPD1E05U06DPYT   | ACTIVE | X2SON        | DPY                | 2    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | C1             | Samples |
| TPD4E05U06DQAR   | ACTIVE | SON          | DQA                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BRL            | Samples |
| TPD6E05U06RVZR   | ACTIVE | UQFN         | RVZ                | 14   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BVL            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

14-Nov-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Nov-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are norminal |                 |                    |    |       |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|----|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |    | SPQ   | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPD1E05U06DPYR               | X2SON           | DPY                | 2  | 10000 | 180.0                    | 9.5                      | 0.66       | 1.15       | 0.66       | 4.0        | 8.0       | Q1               |
| TPD1E05U06DPYT               | X2SON           | DPY                | 2  | 250   | 180.0                    | 9.5                      | 0.66       | 1.15       | 0.66       | 4.0        | 8.0       | Q1               |
| TPD4E05U06DQAR               | SON             | DQA                | 10 | 3000  | 180.0                    | 9.5                      | 1.23       | 2.7        | 0.7        | 4.0        | 8.0       | Q1               |
| TPD6E05U06RVZR               | UQFN            | RVZ                | 14 | 3000  | 180.0                    | 13.2                     | 1.65       | 3.8        | 0.7        | 4.0        | 12.0      | Q1               |

www.ti.com 14-Nov-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ   | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|-------|-------------|------------|-------------|
| TPD1E05U06DPYR | X2SON        | DPY             | 2    | 10000 | 180.0       | 180.0      | 30.0        |
| TPD1E05U06DPYT | X2SON        | DPY             | 2    | 250   | 180.0       | 180.0      | 30.0        |
| TPD4E05U06DQAR | SON          | DQA             | 10   | 3000  | 180.0       | 180.0      | 30.0        |
| TPD6E05U06RVZR | UQFN         | RVZ             | 14   | 3000  | 180.0       | 180.0      | 30.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.





NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.C. SON (Small Outline No-Lead) package configuration.



# DQA (R-PUSON-N10)

### PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.





NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.C. SON (Small Outline No-Lead) package configuration.



DPY (S-PX2SON-N2)

PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
  - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
  - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>