











**TPA6211A1** 

SLOS367E - AUGUST 2003 - REVISED NOVEMBER 2015

# **TPA6211A1 3.1-W Mono Fully Differential Audio Power Amplifier**

### **Features**

- Designed for Wireless or Cellular Handsets and
- 3.1 W Into 3 Ω From a 5-V Supply at THD = 10% (Typ)
- Low Supply Current: 4 mA Typ at 5 V
- Shutdown Current: 0.01 µA Typ
- Fast Startup With Minimal Pop
- Only Three External Components
  - Improved PSRR (-80 dB) and Wide Supply Voltage (2.5 V to 5.5 V) for Direct Battery Operation
  - Fully Differential Design Reduces RF Rectification
  - 63 dB CMRR Eliminates Two Input **Coupling Capacitors**

## **Applications**

Ideal for Wireless Handsets, PDAs, and Notebook Computers

## 3 Description

The TPA6211A1 is a 3.1-W mono fully-differential amplifier designed to drive a speaker with at least 3-Ω impedance while consuming only 20 mm<sup>2</sup> total printed-circuit board (PCB) area in most applications. The device operates from 2.5 V to 5.5 V, drawing only 4 mA of quiescent supply current. The TPA6211A1 is available in the space-saving 3-mm x 3-mm SON (DRB) and the 8-pin MSOP-PowerPAD™ (DGN) packages.

Features like -80 dB supply voltage rejection from 20 Hz to 2 kHz, improved RF rectification immunity, small PCB area, and a fast startup with minimal pop makes the TPA6211A1 ideal for PDA and smart phone applications.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE           | BODY SIZE (NOM)   |  |  |
|-------------|-------------------|-------------------|--|--|
| TPA6211A1   | MSOP-PowerPAD (8) | 3.00 mm × 3.00 mm |  |  |
|             | SON (8)           | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Application Circuit**



(1) C(BYPASS) is optional.



### **Table of Contents**

| 1 | Features 1                           |    | 9.3 Feature Description                          | 12              |
|---|--------------------------------------|----|--------------------------------------------------|-----------------|
| 2 | Applications 1                       |    | 9.4 Device Functional Modes                      | 17              |
| 3 | Description 1                        | 10 | Application and Implementation                   | 18              |
| 4 | Revision History2                    |    | 10.1 Application Information                     | 18              |
| 5 | Device Comparison Table              |    | 10.2 Typical Application                         | 18              |
| 6 | Pin Configuration and Functions      |    | 10.3 System Examples                             | <mark>22</mark> |
| 7 | Specifications4                      | 11 | Power Supply Recommendations                     | <mark>24</mark> |
| ′ | •                                    |    | 11.1 Power Supply Decoupling Capacitor           | 24              |
|   | 3.                                   | 12 | Layout                                           | 24              |
|   | 7.2 ESD Ratings                      |    | 12.1 Layout Guidelines                           |                 |
|   | 7.4 Thermal Information              |    | 12.2 Layout Examples                             |                 |
|   | 7.5 Electrical Characteristics 4     | 13 | Device and Documentation Support                 | 26              |
|   | 7.6 Operating Characteristics        |    | 13.1 Device Support                              |                 |
|   | 7.7 Dissipation Ratings              |    | 13.2 Documentation Support                       | 26              |
|   | 7.8 Typical Characteristics          |    | 13.3 Community Resources                         | 26              |
| 8 | Parameter Measurement Information 11 |    | 13.4 Trademarks                                  | 26              |
| 9 | Detailed Description                 |    | 13.5 Electrostatic Discharge Caution             | 26              |
| 9 | 9.1 Overview                         |    | 13.6 Glossary                                    | 26              |
|   | 9.2 Functional Block Diagram         | 14 | Mechanical, Packaging, and Orderable Information | 26              |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision D (June 2011) to Revision E

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.

## Changes from Revision C (June 2008) to Revision D

Page

#### Changes from Revision B (August 2004) to Revision C

Page

Submit Documentation Feedback

Copyright © 2003–2015, Texas Instruments Incorporated



## 5 Device Comparison Table

| DEVICE<br>NUMBER | SPEAKER CHANNELS | SPEAKER AMP<br>TYPE | OUTPUT POWER (W) | PSRR (dB) |
|------------------|------------------|---------------------|------------------|-----------|
| TPA6211A1        | Mono             | Class-AB            | 3.1              | 85        |
| TPA6203A1        | Mono             | Class-AB            | 1.25             | 90        |
| TPA6204A1        | Mono             | Class-AB            | 1.7              | 85        |
| TPA6205a1        | Mono             | Class-AB            | 1.25             | 90        |

## 6 Pin Configuration and Functions



### DRB Package 8-Pin SON With Exposed Thermal Pad Top View



### **Pin Functions**

|                 | Till Tullotterio |     |                                                                                                                |  |  |  |  |  |
|-----------------|------------------|-----|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PIN             |                  | 1/0 | DESCRIPTION                                                                                                    |  |  |  |  |  |
| NAME            | NO.              | 1/0 | DESCRIPTION                                                                                                    |  |  |  |  |  |
| BYPASS          | 2                | _   | Mid-supply voltage, adding a bypass capacitor improves PSRR                                                    |  |  |  |  |  |
| GND             | 7                | I   | High-current ground                                                                                            |  |  |  |  |  |
| IN+             | 3                | I   | Positive differential input                                                                                    |  |  |  |  |  |
| IN-             | 4                | I   | Negative differential input                                                                                    |  |  |  |  |  |
| SHUTDOWN        | 1                | I   | Shutdown terminal (active low logic)                                                                           |  |  |  |  |  |
| $V_{DD}$        | 6                | I   | Power supply                                                                                                   |  |  |  |  |  |
| V <sub>O+</sub> | 5                | 0   | Positive BTL output                                                                                            |  |  |  |  |  |
| V <sub>O-</sub> | 8                | 0   | Negative BTL output                                                                                            |  |  |  |  |  |
| Thermal Pad     | _                | _   | Connect to ground. Thermal pad must be soldered down in all applications to properly secure device on the PCB. |  |  |  |  |  |

yright © 2003–2015, Texas instruments incorporated

Product Folder Links: TPA6211A1



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                |                                    | MIN  | MAX                     | UNIT |
|----------------|------------------------------------|------|-------------------------|------|
| V <sub>D</sub> | Supply voltage                     | -0.3 | 6                       | V    |
| $V_{I}$        | Input voltage                      | -0.3 | $V_{DD} + 0.3$          | V    |
|                | Continuous total power dissipation |      | See Dissipation Ratings |      |
| $T_A$          | Operating free-air temperature     | -40  | 85                      | ů    |
| $T_J$          | Junction temperature               | -40  | 150                     | ů    |
| $T_{stg}$      | Storage temperature                | -65  | 150                     | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                                            |                                                                                |                                                        | VALUE | UNIT |
|--------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------|-------|------|
|                                            |                                                                                | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000                                                  | V     |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operation Conditions

|                |                                |          | MIN  | NOM MAX | UNIT |
|----------------|--------------------------------|----------|------|---------|------|
| $V_{DD}$       | Supply voltage                 |          | 2.5  | 5.5     | V    |
| $V_{IH}$       | High-level input voltage       | SHUTDOWN | 1.55 |         | V    |
| $V_{IL}$       | Low-level input voltage        | SHUTDOWN | ı    | 0.5     | V    |
| T <sub>A</sub> | Operating free-air temperature |          | -40  | 85      | °C   |

## 7.4 Thermal Information

|                      |                                              | TPA62                    |           |      |
|----------------------|----------------------------------------------|--------------------------|-----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DGN (MSOP-<br>PowerPAD™) | DRB (SON) | UNIT |
|                      |                                              | 8 PINS                   | 8 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 62.8                     | 49.2      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 61.9                     | 24.8      | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 42.1                     | 58.8      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 3.3                      | 1.7       | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 41.9                     | 25        | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 11                       | 8.4       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 7.5 Electrical Characteristics

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                                       | TEST CONDITIONS                                                          | MIN | TYP | MAX                  | UNIT |
|-----------------|-------------------------------------------------|--------------------------------------------------------------------------|-----|-----|----------------------|------|
| V <sub>OS</sub> | Output offset voltage (measured differentially) | V <sub>I</sub> = 0 V differential, Gain = 1 V/V, V <sub>DD</sub> = 5.5 V | -9  | 0.3 | 9                    | mV   |
| PSRR            | Power supply rejection ratio                    | V <sub>DD</sub> = 2.5 V to 5.5 V                                         |     | -85 | -60                  | dB   |
| V <sub>IC</sub> | Common mode input range                         | V <sub>DD</sub> = 2.5 V to 5.5 V                                         | 0.5 |     | V <sub>DD</sub> -0.8 | V    |

Product Folder Links: TPA6211A1



## **Electrical Characteristics (continued)**

 $T_A = 25^{\circ}C$ 

|                   | PARAMETER                          | Ti                                                                                                       | TEST CONDITIONS                                              |                          |                         | TYP                                              | MAX                     | UNIT |
|-------------------|------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------|-------------------------|--------------------------------------------------|-------------------------|------|
| CMDD              | O                                  | $V_{DD} = 5.5 V,$                                                                                        | $V_{DD} = 5.5 \text{ V}, \qquad V_{IC} = 0.5 \text{ V to 4}$ |                          |                         | -63                                              | -40                     | dB   |
| CMRR              | Common mode rejection ratio        | $V_{DD} = 2.5 V,$                                                                                        | $V_{IC} = 0.5 \text{ V to}$                                  | 1.7 V                    |                         | -63                                              | -40                     | ав   |
|                   |                                    | R <sub>1</sub> = 4 O.                                                                                    | Gain = 1 V/V,                                                | $V_{DD} = 5.5 \text{ V}$ |                         | 0.45                                             |                         |      |
|                   | Low-output swing                   | $V_{IN+} = V_{DD}$                                                                                       | $V_{IN-} = 0 \text{ V or}$                                   | V <sub>DD</sub> = 3.6 V  |                         | 0.37                                             |                         | V    |
|                   |                                    | $V_{IN+} = 0 V$ ,                                                                                        | $V_{IN-} = V_{DD}$                                           | V <sub>DD</sub> = 2.5 V  |                         | 0.26                                             | 0.4                     |      |
|                   |                                    | $R_1 = 4 \Omega$                                                                                         | $V_{DD}$ , $V_{IN-} = 0 \text{ V or}$                        | V <sub>DD</sub> = 5.5 V  |                         | 4.95                                             |                         |      |
|                   | High-output swing                  |                                                                                                          |                                                              | V <sub>DD</sub> = 3.6 V  |                         | 3.18                                             |                         | V    |
|                   |                                    | $V_{IN-} = V_{DD}$                                                                                       |                                                              | V <sub>DD</sub> = 2.5 V  | 2                       | 2.13                                             |                         |      |
| I <sub>IH</sub>   | High-level input current, shutdown | $V_{DD} = 5.5 V,$                                                                                        | V <sub>I</sub> = 5.8 V                                       |                          |                         | 58                                               | 100                     | μΑ   |
| I <sub>IL</sub>   | Low-level input current, shutdown  | $V_{DD} = 5.5 V,$                                                                                        | V <sub>I</sub> = -0.3 V                                      |                          |                         | 3                                                | 100                     | μΑ   |
| IQ                | Quiescent current                  | $V_{DD} = 2.5 \text{ V to } 5$                                                                           | 5.5 V, no load                                               |                          |                         | 4                                                | 5                       | mA   |
| I <sub>(SD)</sub> | Supply current                     | $V(\overline{SHUTDOWN}) \le 0.5 \text{ V}, V_{DD} = 2.5 \text{ V to } 5.5 \text{ V},$<br>$R_L = 4\Omega$ |                                                              |                          |                         | 0.01                                             | 1                       | μΑ   |
|                   | Gain                               | $R_L = 4\Omega$                                                                                          |                                                              |                          | 38 kΩ<br>R <sub>I</sub> | $\frac{40 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | 42 kΩ<br>R <sub>I</sub> | V/V  |
|                   | Resistance from shutdown to GND    |                                                                                                          |                                                              |                          |                         | 100                                              |                         | kΩ   |

## 7.6 Operating Characteristics

 $T_A = 25$ °C, Gain = 1 V/V

|                  | PARAMETER                            |                                                               | TEST CONDITIONS         |                          |        | MAX | UNIT              |
|------------------|--------------------------------------|---------------------------------------------------------------|-------------------------|--------------------------|--------|-----|-------------------|
|                  |                                      |                                                               |                         | $V_{DD} = 5 V$           | 2.45   |     |                   |
|                  |                                      | THD + N= 1%, f = 1                                            | kHz, $R_L = 3 \Omega$   | $V_{DD} = 3.6 \text{ V}$ | 1.22   |     |                   |
|                  |                                      |                                                               |                         | V <sub>DD</sub> = 2.5 V  | 0.49   |     |                   |
|                  |                                      |                                                               |                         | $V_{DD} = 5 V$           | 2.22   |     |                   |
| Po               | Output power                         | THD + N= 1%, f = 1                                            | kHz, $R_L = 4 \Omega$   | $V_{DD} = 3.6 \text{ V}$ | 1.1    | _   | W                 |
|                  |                                      |                                                               |                         | $V_{DD} = 2.5 \text{ V}$ | 0.47   |     |                   |
|                  |                                      |                                                               |                         | $V_{DD} = 5 V$           | 1.36   |     |                   |
|                  |                                      | THD + N= 1%, f = 1                                            | kHz, $R_L = 8 \Omega$   | $V_{DD} = 3.6 \text{ V}$ | 0.72   |     |                   |
|                  |                                      |                                                               |                         | $V_{DD} = 2.5 \text{ V}$ | 0.33   |     |                   |
|                  | Total harmonic distortion plus noise | $f = 1 \text{ kHz}, R_L = 3 \Omega$                           | P <sub>O</sub> = 2 W    | $V_{DD} = 5 V$           | 0.045% |     |                   |
|                  |                                      |                                                               | P <sub>O</sub> = 1 W    | $V_{DD} = 3.6 \text{ V}$ | 0.05%  |     |                   |
|                  |                                      |                                                               | P <sub>O</sub> = 300 mW | $V_{DD} = 2.5 \text{ V}$ | 0.06%  |     |                   |
|                  |                                      | $f = 1 \text{ kHz}, R_L = 4 \Omega$                           | P <sub>O</sub> = 1.8 W  | V <sub>DD</sub> = 5 V    | 0.03%  |     |                   |
| THD+N            |                                      |                                                               | $P_{O} = 0.7 \text{ W}$ | $V_{DD} = 3.6 \text{ V}$ | 0.03%  |     |                   |
|                  | 110100                               |                                                               | P <sub>O</sub> = 300 mW | V <sub>DD</sub> = 2.5 V  | 0.04%  |     |                   |
|                  |                                      |                                                               | P <sub>O</sub> = 1 W    | $V_{DD} = 5 V$           | 0.02%  |     |                   |
|                  |                                      | $f = 1 \text{ kHz}, R_L = 8 \Omega$                           | $P_{O} = 0.5 \text{ W}$ | $V_{DD} = 3.6 \text{ V}$ | 0.02%  |     |                   |
|                  |                                      |                                                               | P <sub>O</sub> = 200 mW | $V_{DD} = 2.5 \text{ V}$ | 0.03%  |     |                   |
| k                | Supply ripple rejection ratio        | $V_{DD} = 3.6 \text{ V}$ , Inputs a                           | ac-grounded with        | f = 217 Hz               | -80    |     | dB                |
| k <sub>SVR</sub> | Supply ripple rejection ratio        | $C_i = 2 \mu F, V_{(RIPPLE)} =$                               | = 200 mV <sub>pp</sub>  | f = 20 Hz to 20 kHz      | -70    | _   | uБ                |
| SNR              | Signal-to-noise ratio                | $V_{DD} = 5 \text{ V}, P_{O} = 2 \text{ W}, R_{L} = 4 \Omega$ |                         |                          | 105    |     | dB                |
| \/               | Output voltage noise                 | V <sub>DD</sub> = 3.6 V, f = 20 H                             | Hz to 20 kHz,           | No weighting             | 15     |     | uV                |
| V <sub>n</sub>   | Output voltage noise                 | Inputs ac-grounded with $C_i = 2 \mu F$                       |                         | A weighting              | 12     |     | μV <sub>RMS</sub> |
| CMRR             | Common mode rejection ratio          | $V_{DD} = 3.6 \text{ V}, V_{IC} = 1$                          | $V_{pp}$                | f = 217 Hz               | -65    |     | dB                |
| $Z_{l}$          | Input impedance                      |                                                               |                         |                          | 38 40  | 44  | kΩ                |

Copyright © 2003–2015, Texas Instruments Incorporated



## **Operating Characteristics (continued)**

 $T_A = 25$ °C, Gain = 1 V/V

| PARAMETER                   | TEST CONDITIONS                                        | MIN | TYP | MAX | UNIT |
|-----------------------------|--------------------------------------------------------|-----|-----|-----|------|
| Start-up time from shutdown | $V_{DD} = 3.6 \text{ V}, \text{ No } C_{BYPASS}$       |     | 4   |     | μs   |
|                             | $V_{DD} = 3.6 \text{ V}, C_{BYPASS} = 0.1 \mu\text{F}$ |     | 27  |     | ms   |

## 7.7 Dissipation Ratings

| PACKAGE | PACKAGE T <sub>A</sub> ≤ 25°C POWER RATING |            | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |  |
|---------|--------------------------------------------|------------|---------------------------------------|---------------------------------------|--|--|
| DGN     | 2.13 W                                     | 17.1 mW/°C | 1.36 W                                | 1.11 W                                |  |  |
| DRB     | 2.7 W                                      | 21.8 mW/°C | 1.7 W                                 | 1.4 W                                 |  |  |

<sup>(1)</sup> Derating factor based on high-k board layout.

## 7.8 Typical Characteristics

**Table 1. Table of Graphs** 

|                  |                                   |                              | FIGURE                                                            |
|------------------|-----------------------------------|------------------------------|-------------------------------------------------------------------|
| D                | Output nower                      | vs Supply voltage            | Figure 1                                                          |
| P <sub>O</sub>   | Output power                      | vs Load resistance           | Figure 2                                                          |
| $P_D$            | Power dissipation                 | vs Output power              | Figure 3, Figure 4                                                |
|                  | Total harmonic distortion + noise | vs Output power              | Figure 5,<br>Figure 6, Figure 7                                   |
| THD+N            |                                   | vs Frequency                 | Figure 8,<br>Figure 9,<br>Figure 10,<br>Figure 11, ,<br>Figure 12 |
|                  |                                   | vs Common-mode input voltage | Figure 13                                                         |
| K <sub>SVR</sub> | Supply voltage rejection ratio    | vs Frequency                 | Figure 14,<br>Figure 15,<br>Figure 16,<br>Figure 17               |
| K <sub>SVR</sub> | Supply voltage rejection ratio    | vs Common-mode input voltage | Figure 18                                                         |
|                  | GSM Power supply rejection        | vs Time                      | Figure 19                                                         |
|                  | GSM Power supply rejection        | vs Frequency                 | Figure 20                                                         |
| CMDD             | Canada naisatian natia            | vs Frequency                 | Figure 21                                                         |
| CMRR             | Common-mode rejection ratio       | vs Common-mode input voltage | Figure 22                                                         |
|                  | Closed loop gain/phase            | vs Frequency                 | Figure 23                                                         |
|                  | Open loop gain/phase              | vs Frequency                 | Figure 24                                                         |
|                  | Complex compact                   | vs Supply voltage            | Figure 25                                                         |
| I <sub>DD</sub>  | Supply current                    | vs Shutdown voltage          | Figure 26                                                         |
|                  | Start-up time                     | vs Bypass capacitor          | Figure 27                                                         |









 $V_{DD} = 5 V$  $R_L = 3 \Omega$ THD+N - Total Harmonic Distortion + Noise  $C_{(BYPASS)} = 0$  to 1  $\mu$ F, Gain = 1 V/V,  $C_I = 2 \mu F$ 0.5 1 W 0.1 2 W 0.05 0.02 0.0 0.005 10k 20k 50 100 500 1k 2k 5k 20 200 f - Frequency - Hz

10 F

\_\_\_\_

Figure 7. Total Harmonic Distortion + Noise vs Output
Power

Figure 8. Total Harmonic Distortion + Noise vs Frequency





Figure 9. Total Harmonic Distortion + Noise vs Frequency

Figure 10. Total Harmonic Distortion + Noise vs Frequency





Figure 11. Total Harmonic Distortion + Noise vs Frequency

Figure 12. Total Harmonic Distortion + Noise vs Frequency





 $R_L = 4 \Omega$  $C_{(BYPASS)} = 0.47 \mu F$ , Gain = 1 V/V, k SVR - Supply Voltage Rejection Ratio - dB -10 -20  $C_1 = 2 \mu F$ Inputs ac Grounded -30 -40 -50 -60  $V_{DD} = 3.6 \text{ V}$  $V_{DD} = 2.5 V$ -70 -80 -90  $V_{DD} = 5 V$ -100 20 50 100 200 500 1k 2k 5k 10k 20k f - Frequency - Hz

Figure 14. Supply Voltage Rejection Ratio vs Frequency





Figure 15. Supply Voltage Rejection Ratio vs Frequency

Figure 16. Supply Ripple Rejection Ratio vs Frequency





Figure 17. Supply Voltage Rejection Ratio vs Frequency

Figure 18. Supply Voltage Rejection Ratio vs DC Common **Mode Input** 









## 8 Parameter Measurement Information

All parameters are measured according to the conditions described in Specifications section.

Copyright © 2003–2015, Texas Instruments Incorporated



## 9 Detailed Description

#### 9.1 Overview

The TPA6211A1 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common- mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around  $V_{DD}/2$  regardless of the common- mode voltage at the input.

## 9.2 Functional Block Diagram



### 9.3 Feature Description

### 9.3.1 Fully Differential Amplifier Efficiency and Thermal Information

Class-AB amplifiers are inefficient, primarily because of voltage drop across the output-stage transistors. The two components of this internal voltage drop are the headroom or dc voltage drop that varies inversely to output power, and the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{DD}$ . The internal voltage drop multiplied by the average value of the supply current,  $I_{DD}$ (avg), determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS and average values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood (see Figure 28).



## **Feature Description (continued)**



Figure 28. Voltage and Current Waveforms for BTL Amplifiers

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. The following equations are the basis for calculating amplifier efficiency.

These definitions are true for the following equations:

- η<sub>BTL</sub> = Efficiency of a BTL amplifier
- P<sub>L</sub> = Power delivered to load
- P<sub>SUP</sub> = Power drawn from power supply
- V<sub>I RMS</sub> = RMS voltage on BTL load
- V<sub>P</sub> = Peak voltage on BTL load
- V<sub>DD</sub> = Power supply voltage
- I<sub>DD</sub>avg = Average current drawn from the power supply

Use Equation 1 to calculate the efficiency of a BTL amplifier.

$$\eta_{BTL} = \frac{P_L}{P_{SLIP}}$$

where

$$\begin{split} P_L &= \frac{V_{LRMS}^2}{R_L} \\ &\quad \text{where} \\ V_{LRMS} &= \frac{V_P}{\sqrt{2}} \\ &\quad - \\ P_L &= \frac{V_P^2}{2R_L} \\ \bullet &\quad P_{SUP} &= V_{DD}I_{DD}\text{avg} \\ &\quad \text{where} \\ &\quad - \\ I_{DD}\text{avg} &= \frac{1}{\pi}\int_0^\pi \frac{V_P}{R_L}\sin(t)dt = -\frac{1}{\pi}\times\frac{V_P}{R_L}\left[\cos(t)\right]_0^\pi = \frac{2V_P}{\pi R_L} \\ &\quad + \\ P_{SUP} &= \frac{2V_{DD}V_P}{\pi R_L} \\ &\quad - \\ \end{split}$$



## **Feature Description (continued)**

Using these values, substitute P<sub>L</sub> and P<sub>SUP</sub> from Equation 1 as shown in Equation 2.

$$\eta_{BTL} = \frac{\frac{{\overline{V_P}}^2}{2R_L}}{\frac{2V_{DD}V_P}{\pi R_L}} = \frac{\pi V_P}{4V_{DD}}$$

where

$$\bullet \quad V_{P} = \sqrt{2P_{L}R_{L}}$$
 (2)

Therefore,  $\eta_{BTL}$  can be calculated using Equation 3.

$$\eta_{BTL} = \frac{\pi \sqrt{2P_L R_L}}{4V_{DD}} \tag{3}$$

Table 2. Efficiency and Maximum Ambient Temperature vs Output Power

|                        |                   | <u> </u>                 | <u> </u>              | <u> </u>                         |
|------------------------|-------------------|--------------------------|-----------------------|----------------------------------|
| OUTPUT<br>POWER<br>(W) | EFFICIENCY<br>(%) | INTERNAL DISSIPATION (W) | POWER FROM SUPPLY (W) | MAX AMBIENT TEMPERATURE (1) (°C) |
| 5-V, 3-Ω Syster        | ns                | •                        |                       |                                  |
| 0.5                    | 27.2              | 1.34                     | 1.84                  | 85 <sup>(2)</sup>                |
| 1                      | 38.4              | 1.6                      | 2.6                   | 76                               |
| 2.45                   | 60.2              | 1.62                     | 4.07                  | 75                               |
| 3.1                    | 67.7              | 1.48                     | 4.58                  | 82                               |
| 5-V, 4-Ω BTL S         | ystems            | •                        |                       |                                  |
| 0.5                    | 31.4              | 1.09                     | 1.59                  | 85 <sup>(2)</sup>                |
| 1                      | 44.4              | 1.25                     | 2.25                  | 85 <sup>(2)</sup>                |
| 2                      | 62.8              | 1.18                     | 3.18                  | 85 <sup>(2)</sup>                |
| 2.8                    | 74.3              | 0.97                     | 3.77                  | 85 <sup>(2)</sup>                |
| 5-V, 8-Ω System        | ns                | •                        |                       |                                  |
| 0.5                    | 44.4              | 0.625                    | 1.13                  | 85 <sup>(2)</sup>                |
| 1                      | 62.8              | 0.592                    | 1.6                   | 85 <sup>(2)</sup>                |
| 1.36                   | 73.3              | 0.496                    | 1.86                  | 85 <sup>(2)</sup>                |
| 1.7                    | 81.9              | 0.375                    | 2.08                  | 85 <sup>(2)</sup>                |
|                        |                   |                          |                       |                                  |

<sup>(1)</sup> DRB package

Table 2 uses Equation 3 to calculate efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a 2.8-W audio system with 4- $\Omega$  loads and a 5-V supply, the maximum draw on the power supply is almost 3.8 W.

A final point to remember about Class-AB amplifiers is how to manipulate the terms in the efficiency equation to the utmost advantage when possible. Note that in Equation 3,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up.

Use Equation 4 as a simple formula for calculating the maximum power dissipated,  $P_{Dmax}$ , for a differential output application.

$$P_{Dmax} = \frac{2V_{DD}^2}{\pi^2 R_I}$$

where

Submit Documentation Feedback

Copyright © 2003–2015, Texas Instruments Incorporated

<sup>(2)</sup> Package limited to 85°C ambient



• 
$$P_{Dmax}$$
 for a 5-V, 4- $\Omega$  system is 1.27 W.

(4)

The maximum ambient temperature depends on the heat sinking ability of the PCB system. The derating factor for the 3 mm  $\times$ 3 mm DRB package is shown in the dissipation rating table. Converting this to  $\theta_{IA}$ :

$$\theta_{JA} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.0218} = 45.9^{\circ}\text{C/W}$$
 (5)

Given  $\theta_{JA}$ , the maximum allowable junction temperature, and the maximum internal dissipation, the maximum ambient temperature can be calculated with Equation 6. The maximum recommended junction temperature for the TPA6211A1 is 150°C.

$$T_A Max = T_J Max - \theta_{JA} P_{Dmax} = 150 - 45.9(1.27) = 91.7 ^{\circ}C$$
 (6)

Equation 6 shows that the maximum ambient temperature is 91.7°C (package limited to 85°C ambient) at maximum power dissipation with a 5-V supply.

Table 2 shows that for most applications no airflow is required to keep junction temperatures in the specified range. The TPA6211A1 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. In addition, using speakers with an impedance higher than  $4-\Omega$  dramatically increases the thermal performance by reducing the output current.

#### 9.3.1.1 Advantages of Fully Differential Amplifiers

- Input coupling capacitors not required: A fully differential amplifier with good CMRR, like the TPA6211A1, allows the inputs to be biased at voltage other than mid-supply. For example, if a DAC has a lower mid-supply voltage than that of the TPA6211A1, the common-mode feedback circuit compensates, and the outputs are still biased at the mid-supply point of the TPA6211A1. The inputs of the TPA6211A1 can be biased from 0.5 V to V<sub>DD</sub> 0.8 V. If the inputs are biased outside of that range, input coupling capacitors are required.
- Mid-supply bypass capacitor, C<sub>(BYPASS)</sub>, not required: The fully differential amplifier does not require a
  bypass capacitor. Any shift in the mid-supply voltage affects both positive and negative channels equally, thus
  canceling at the differential output. Removing the bypass capacitor slightly worsens power supply rejection
  ratio (k<sub>SVR</sub>), but a slight decrease of k<sub>SVR</sub> may be acceptable when an additional component can be
  eliminated (See Figure 17).
- Better RF-immunity: GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The transmitted signal is picked-up on input and output traces. The fully differential amplifier cancels the signal much better than the typical audio amplifier.
- Figure 31 through Figure 38 show application schematics for differential and single-ended inputs.

#### 9.3.1.2 Differential Output Versus Single-Ended Output

Figure 29 shows a Class-AB audio power amplifier (APA) in a fully differential configuration. The TPA6211A1 amplifier has differential outputs driving both ends of the load. One of several potential benefits to this configuration is power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This in effect doubles the voltage swing on the load as compared to a ground-referenced load. Plugging  $2 \times V_{O(PP)}$  into the power equation, where voltage is squared, yields  $4 \times$  the output power from the same supply rail and load impedance Equation 7.

$$V_{(rms)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$

Power = 
$$\frac{V_{(rms)}^{2}}{R_{L}}$$

(7)





Figure 29. Differential Output Configuration

In a typical wireless handset operating at 3.6 V, bridging raises the power into an  $8-\Omega$  speaker from a singled-ended (SE, ground reference) limit of 200 mW to 800 mW. This is a 6-dB improvement in sound power—loudness that can be heard. In addition to increased power, there are frequency-response concerns. Consider the single-supply SE configuration shown in Figure 30. A coupling capacitor ( $C_C$ ) is required to block the dc-offset voltage from the load. This capacitor can be quite large (approximately 33  $\mu$ F to 1000  $\mu$ F) so it tends to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance. This frequency-limiting effect is due to the high-pass filter network created with the speaker impedance and the coupling capacitance. This is calculated with Equation 8.

$$f_{c} = \frac{1}{2\pi R_{L} C_{C}} \tag{8}$$

For example, a  $68-\mu F$  capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



Figure 30. Single-Ended Output and Frequency Response

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces 4x the output power of the SE configuration.

Submit Documentation Feedback

Copyright © 2003–2015, Texas Instruments Incorporated



### 9.4 Device Functional Modes

### 9.4.1 Shutdown Mode

The TPA6211A1 device can be put in shutdown mode when asserting  $\overline{\text{SHUTDOWN}}$  pin to a logic LOW. While in shutdown mode, the device output stage is turned off and set into high impedance, making the current consumption very low. The device exits shutdown mode when a HIGH logic level is applied to  $\overline{\text{SHUTDOWN}}$  pin.

Copyright © 2003–2015, Texas Instruments Incorporated



## 10 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The TPA6211A1 is a fully-differential amplifier designed to drive a speaker with at least  $3-\Omega$  impedance while consuming only 20 mm<sup>2</sup> total printed circuit board (PCB) area in most applications.

## 10.2 Typical Application

Figure 31 shows a typical application circuit for the TPA6211A1 with a speaker, input resistors and supporting power supply decoupling capacitors.



(1) C<sub>(BYPASS)</sub> is optional

Figure 31. Typical Differential Input Application Schematic

Typical values are shown in Table 3.

**Table 3. Typical Component Values** 

| COMPONENT                            | VALUE   |
|--------------------------------------|---------|
| R <sub>I</sub>                       | 40 kΩ   |
| C <sub>(BYPASS)</sub> <sup>(1)</sup> | 0.22 μF |
| C <sub>S</sub>                       | 1 μF    |
| C <sub>I</sub>                       | 0.22 μF |

C<sub>(BYPASS)</sub> is optional.



#### 10.2.1 Design Requirements

For this design example, use the parameters listed in Table 4.

**Table 4. Design Parameters** 

| DESIGN PARAMETER | EXAMPLE VALUE    |
|------------------|------------------|
| Power supply     | 2.5 V to 5.5 V   |
| Current          | 4 mA to 5 mA     |
| Chutdour         | High > 1.55 V    |
| Shutdown         | Low < 0.5 V      |
| Speaker          | 3 Ω, 4 Ω, or 8 Ω |

## 10.2.2 Detailed Design Procedure

## 10.2.2.1 Selecting Components

#### 10.2.2.1.1 Resistors (R<sub>i</sub>)

The input resistor (R<sub>I</sub>) can be selected to set the gain of the amplifier according to Equation 9.

$$Gain = \frac{R_F}{R_I}$$
 (9)

The internal feedback resistors ( $R_F$ ) are trimmed to 40 k $\Omega$ .

Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and the cancellation of the second harmonic distortion diminishes if resistor mismatch occurs. Therefore, 1%-tolerance resistors or better are recommended to optimize performance.

#### 10.2.2.1.2 Bypass Capacitor (CBYPASS) and Start-Up Time

The internal voltage divider at the BYPASS pin of this device sets a mid-supply voltage for internal references and sets the output common mode voltage to  $V_{DD}/2$ . Adding a capacitor filters any noise into this pin, increasing  $k_{SVR}$ .  $C_{(BYPASS)}$ also determines the rise time of  $V_{O+}$  and  $V_{O-}$  when the device exits shutdown. The larger the capacitor, the slower the rise time.

## 10.2.2.1.3 Input Capacitor (C<sub>i</sub>)

The TPA6211A1 does not require input coupling capacitors when driven by a differential input source biased from 0.5 V to  $V_{DD}$  - 0.8 V. Use 1% tolerance or better gain-setting resistors if not using input coupling capacitors.

In the single-ended input application, an input capacitor,  $C_I$ , is required to allow the amplifier to bias the input signal to the proper dc level. In this case,  $C_I$  and  $R_I$  form a high-pass filter with the corner frequency defined in Equation 10.

$$f_{c} = \frac{1}{2\pi R_{l}C_{l}} \tag{10}$$



Figure 32. Input Filter Cutoff Frequency

Copyright © 2003–2015, Texas Instruments Incorporated



The value of C<sub>1</sub> is an important consideration. It directly affects the bass (low frequency) performance of the circuit. Consider the example where  $R_1$  is 10 k $\Omega$  and the specification calls for a flat bass response down to 100 Hz. Equation 10 is reconfigured as Equation 11.

$$C_{l} = \frac{1}{2\pi R_{l} f_{c}} \tag{11}$$

In this example,  $C_l$  is 0.16  $\mu F$ , so the likely choice ranges from 0.22  $\mu F$  to 0.47  $\mu F$ . Ceramic capacitors are preferred because they are the best choice in preventing leakage current. When polarized capacitors are used, the positive side of the capacitor faces the amplifier input in most applications. The input dc level is held at V<sub>DD</sub>/2, typically higher than the source dc level. It is important to confirm the capacitor polarity in the application.

### 10.2.2.1.4 Band-Pass Filter (Ra, Ca, and Ca)

It may be desirable to have signal filtering beyond the one-pole high-pass filter formed by the combination of C<sub>1</sub> and R<sub>I</sub>. A low-pass filter may be added by placing a capacitor (C<sub>F</sub>) between the inputs and outputs, forming a band-pass filter.

An example of when this technique might be used would be in an application where the desirable pass-band range is between 100 Hz and 10 kHz, with a gain of 4 V/V. The following equations illustrate how the proper values of C<sub>F</sub> and C<sub>I</sub> can be determined.

#### 10.2.2.1.4.1 Step 1: Low-Pass Filter

$$f_{c(LPF)} = \frac{1}{2\pi R_F C_F}$$

where

• 
$$R_F$$
 is the internal 40 k $\Omega$  resistor (12)

$$f_{c(LPF)} = \frac{1}{2\pi 40 \, k\Omega \, C_F} \tag{13}$$

Therefore,

$$C_{F} = \frac{1}{2\pi 40 \text{ k}\Omega \text{ f}_{\text{c(LPF)}}} \tag{14}$$

Substitute  $f_{c(LPF)}$  with 10 kHz and solve for  $C_F$ :  $C_F = 398 pF$ 

## 10.2.2.1.4.2 Step 2: High-Pass Filter

$$f_{c(HPF)} = \frac{1}{2\pi R_I C_I}$$

where

Because the application in this case requires a gain of 4 V/V, R<sub>I</sub> must be set to 10 kΩ.

Substitute  $R_I$  in Equation 15 with 10  $k\Omega$  as shown in Equation 16.

$$f_{c(HPF)} = \frac{1}{2\pi 10 \text{ k}\Omega \text{ C}_{I}} \tag{16}$$

Therefore,

$$C_{I} = \frac{1}{2\pi 10 \text{ k}\Omega \text{ f}_{\text{c(HPF)}}} \tag{17}$$

Substitute  $f_{c(HPF)}$  with 100 Hz and solve for  $C_1$ :  $C_1 = 0.16 \mu F$ 

At this point, a first-order band-pass filter has been created with the low-frequency cutoff set to 100 Hz and the high-frequency cutoff set to 10 kHz.

Submit Documentation Feedback

Copyright © 2003-2015, Texas Instruments Incorporated



The process can be taken a step further by creating a second-order high-pass filter. This is accomplished by placing a resistor ( $R_a$ ) and capacitor ( $C_a$ ) in the input path. It is important to note that  $R_a$  must be at least 10 times smaller than  $R_i$ ; otherwise its value has a noticeable effect on the gain, as  $R_a$  and  $R_i$  are in series.

#### 10.2.2.1.4.3 Step 3: Additional Low-Pass Filter

 $R_a$  must be at least 10x smaller than  $R_l$ , Set  $R_a = 1 k\Omega$ ,

$$f_{c(LPF)} = \frac{1}{2\pi R_a C_a} \tag{18}$$

Therefore,

$$C_{a} = \frac{1}{2\pi \, 1 \text{k}\Omega \, f_{c(\text{LPF})}} \tag{19}$$

Substitute  $f_{c(LPF)}$  with 10 kHz and solving for  $C_a$ :  $C_a = 160 pF$ 

Figure 33 is a bode plot for the band-pass filter in the previous example. Figure 38 shows how to configure the TPA6211A1 as a band-pass filter.



Figure 33. Bode Plot

## 10.2.2.1.5 Decoupling Capacitor (C<sub>S</sub>)

The TPA6211A1 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power-supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F to 1  $\mu$ F, placed as close as possible to the device  $V_{DD}$  lead works best. For filtering lower frequency noise signals, a 10- $\mu$ F or greater capacitor placed near the audio power amplifier also helps, but is not required in most applications because of the high PSRR of this device.

## 10.2.2.1.6 Using Low-ESR Capacitors

Low-ESR capacitors are recommended throughout this application section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.

### 10.2.3 Application Curves



## 10.3 System Examples



Figure 36. Differential Input Application Schematic Optimized With Input Capacitors



## **System Examples (continued)**



Figure 37. Single-Ended Input Application Schematic



Figure 38. Differential Input Application Schematic With Input Bandpass Filter

Copyright © 2003–2015, Texas Instruments Incorporated



## 11 Power Supply Recommendations

The TPA6211A1 device is designed to operate from an input voltage supply range between 2.5 V and 5.5 V. Therefore, the output voltage range of power supply must be within this range and well regulated. The current capability of upper power should not exceed the maximum current limit of the power switch.

## 11.1 Power Supply Decoupling Capacitor

The TPA6211A1 device requires adequate power supply decoupling to ensure a high efficiency operation with low total harmonic distortion (THD).

Place a low equivalent series resistance (ESR) ceramic capacitor, typically 0.1 uF, as close as possible of the VDD pin. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. Also is recommended to place a 2.2-µF to 10-µF capacitor on the VDD supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any droop in the supply voltage.

## 12 Layout

### 12.1 Layout Guidelines

Place all the external components close to the TPA6211A1 device. The input resistors need to be close to the device input pins so noise does not couple on the high impedance nodes between the input resistors and the input amplifier of the device. Placing the decoupling capacitors,  $C_S$  and  $C_{(BYPASS)}$ , close to the TPA6211A1 device is important for the efficiency of the amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

## 12.2 Layout Examples



Figure 39. TPA6211A1 8-Pin SON (DRB) Board Layout



## **Layout Examples (continued)**



Figure 40. TPA6211A1 8-Pin MSOP-PowerPAD™ (DGN) Board Layout



## 13 Device and Documentation Support

## 13.1 Device Support

#### 13.1.1 Development Support

For the TPA6211A1 TINA-TI Spice Model, see SBOM819.

For the TPA6211A1 TINA-TI Reference Design, see SBOM820.

For the TPA6211A1EVM Gerber files, see SLOC009.

For the Speaker Amplifier Class AB/Class D Parametric Table, go to www.ti.com/lsds/ti/audio-ic/speaker-amplifier-class-ab-class-d-product.page

## 13.2 Documentation Support

#### 13.2.1 Related Documentation

For related documentation, see the following:

TPA6211A1EVM User's Guide, TPA6211A1 Audio Power Amplifier Evaluation Module, SLOU162

## 13.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments.

All other trademarks are the property of their respective owners.

### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPA6211A1





8-Sep-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type      | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish           | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|-------------------|--------------------|------|----------------|----------------------------|----------------------------|---------------------|--------------|----------------------|---------|
| HPA00169DGNR     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM  | -40 to 85    | AYK                  | Samples |
| TPA6211A1DGN     | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM  | -40 to 85    | AYK                  | Samples |
| TPA6211A1DGNG4   | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM  | -40 to 85    | AYK                  | Samples |
| TPA6211A1DGNR    | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU  <br>CU NIPDAUAG | Level-1-260C-UNLIM  | -40 to 85    | АҮК                  | Samples |
| TPA6211A1DGNRG4  | ACTIVE | MSOP-<br>PowerPAD | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG                | Level-1-260C-UNLIM  | -40 to 85    | АҮК                  | Samples |
| TPA6211A1DRB     | ACTIVE | SON               | DRB                | 8    | 121            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | AYN                  | Samples |
| TPA6211A1DRBG4   | ACTIVE | SON               | DRB                | 8    | 121            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | AYN                  | Samples |
| TPA6211A1DRBR    | ACTIVE | SON               | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | AYN                  | Samples |
| TPA6211A1DRBRG4  | ACTIVE | SON               | DRB                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU                  | Level-2-260C-1 YEAR | -40 to 85    | AYN                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL. Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

8-Sep-2017

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPA6211A1:

Automotive: TPA6211A1-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA6211A1DGNR | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA6211A1DGNR | MSOP-<br>Power<br>PAD | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA6211A1DRBR | SON                   | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPA6211A1DRBR | SON                   | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 3-Aug-2017



#### \*All dimensions are nominal

| Device        | Package Type  | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|---------------|-----------------|------|------|-------------|------------|-------------|
| TPA6211A1DGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| TPA6211A1DGNR | MSOP-PowerPAD | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| TPA6211A1DRBR | SON           | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| TPA6211A1DRBR | SON           | DRB             | 8    | 3000 | 367.0       | 367.0      | 35.0        |

DRB (S-PVSON-N8)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206340-2/T 08/15

NOTE: All linear dimensions are in millimeters



# DRB (S-PVSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- S: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for solder mask tolerances.



DGN (S-PDSO-G8)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-187 variation AA-T

#### PowerPAD is a trademark of Texas Instruments.



# DGN (S-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE

### THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206323-2/1 12/11

NOTE: All linear dimensions are in millimeters



# DGN (R-PDSO-G8)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.