- Voltage-Controlled Oscillator (VCO) Section:
  - Ring Oscillator Using Only One External Bias Resistor (R<sub>BIAS</sub>)
  - Lock Frequency: 43 MHz to 100 MHz ( $V_{DD} = 5 V \pm 5\%$ ,  $T_A = -20^{\circ}C$  to 75°C, ×1 Output) 37 MHz to 55 MHz ( $V_{DD} = 3 V \pm 5\%$ ,  $T_A = -20^{\circ}C$  to 75°C)
- Phase-Frequency Detector (PFD) Section Includes a High-Speed Edge-Triggered Detector With Internal Charge Pump
- Independent VCO, PFD Power-Down Mode
- Thin Small-Outline Package (14 terminal)
- CMOS Technology
  - **Typical Applications:**
  - Frequency Synthesis
  - Modulation/Demodulation
  - Fractional Frequency Division
- CMOS Input Logic Level

## description



<sup>†</sup> Available in tape and reel only and ordered as the TLC2933IPWR.
NC – No internal connection

The TLC2933 is designed for phase-locked-loop (PLL) systems and is composed of a voltage-controlled oscillator (VCO) and an edge-triggered-type phase frequency detector (PFD). The oscillation frequency range of the VCO is set by an external bias resistor (R<sub>BIAS</sub>). The high-speed PFD with internal charge pump detects the phase difference between the reference frequency input and signal frequency input from the external counter. Both the VCO and the PFD have inhibit functions that can be used as a power-down mode. With the high-speed and stable VCO characteristics, the TLC2933 is well suited for use in high-performance PLL systems.

## functional block diagram



#### AVAILABLE OPTIONS

| Тд            | PACKAGE                 |  |
|---------------|-------------------------|--|
| TA            | SMALL OUTLINE<br>(PW)   |  |
| -20°C to 75°C | TLC2933IPW <sup>†</sup> |  |

<sup>†</sup> The PW package is available taped and reeled. Add an R suffix to device type (e.g., TLC2993IPWR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2002, Texas Instruments Incorporated

SLAS136B - APRIL 1996 - REVISED JANUARY 2002

| TERMINA               | 4L  | 1/0 | DESCRIPTION                                                                                                                                 |
|-----------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | NO. | "0  | DESCRIPTION                                                                                                                                 |
| BIAS                  | 13  | I   | Bias supply. An external resistor ( $R_{BIAS}$ ) between VCO $V_{DD}$ and BIAS supplies bias for adjusting the oscillation frequency range. |
| FIN-A                 | 4   | I   | Input reference frequency f(REF IN) is applied to FIN-A.                                                                                    |
| FIN-B                 | 5   | I   | Input for VCO external counter output frequency f <sub>(FIN-B)</sub> . FIN-B is nominally provided from the external counter.               |
| LOGIC GND             | 7   |     | Ground for the internal logic.                                                                                                              |
| LOGIC V <sub>DD</sub> | 1   |     | Power supply for the internal logic. This power supply should be separate from VCO $V_{DD}$ to reduce cross-coupling between supplies.      |
| NC                    | 8   |     | No internal connection.                                                                                                                     |
| PFD INHIBIT           | 9   | I   | PFD inhibit control. When PFD INHIBIT is high, PFD OUT is in the high-impedance state, see Table 2.                                         |
| PFD OUT               | 6   | 0   | PFD output. When the PFD INHIBIT is high, PFD OUT is in the high-impedance state.                                                           |
| TEST                  | 2   | I   | Test terminal. TEST connects to ground for normal operation.                                                                                |
| VCO GND               | 11  |     | Ground for VCO.                                                                                                                             |
| VCO IN                | 12  | I   | VCO control voltage input. Nominally the external loop filter output connects to VCO IN to control VCO oscillation frequency.               |
| VCO INHIBIT           | 10  | I   | VCO inhibit control. When VCO INHIBIT is high, VCO OUT is low (see Table 1).                                                                |
| VCO OUT               | 3   | 0   | VCO output. When VCO INHIBIT is high, VCO OUT is low.                                                                                       |
| VCO V <sub>DD</sub>   | 14  |     | Power supply for VCO. This power supply should be separated from LOGIC $V_{\mbox{DD}}$ to reduce cross-coupling between supplies.           |

## **Terminal Functions**

## detailed description

#### VCO oscillation frequency

The VCO oscillation frequency is determined by an external resistor (R<sub>BIAS</sub>) connected between the VCO V<sub>DD</sub> and the BIAS terminals. The oscillation frequency and range depends on this resistor value. While all resistor values within the specified range result in excellent low temperature coefficients, the bias resistor value for the minimum temperature coefficient is nominally 2.2 k $\Omega$  with 3-V V<sub>DD</sub> and nominally 2.4 k $\Omega$  with 5-V V<sub>DD</sub>. For the lock frequency range refer to the recommended operating conditions. Figure 1 shows the typical frequency variation and VCO control voltage.







#### **VCO** inhibit function

The VCO has an externally controlled inhibit function which inhibits the VCO output. A high level on the VCO INHIBIT terminal stops the VCO oscillation and powers down the VCO. The output maintains a low level during the power-down mode as shown in Table 1.

| VCO INHIBIT | VCO OSCILLATOR | VCO OUT   | IDD(VCO)   |
|-------------|----------------|-----------|------------|
| Low         | Active         | Active    | Normal     |
| High        | Stopped        | Low level | Power Down |

| Table 1. | VCO | Inhibit | Function |
|----------|-----|---------|----------|
|          |     |         |          |

#### **PFD** operation

The PFD is a high-speed, edge-triggered detector with an internal charge pump. The PFD detects the phase difference between two frequency inputs supplied to FIN–A and FIN–B as shown in Figure 2. Nominally the reference is supplied to FIN–A, and the frequency from the external counter output is fed to FIN–B. For clock recovery PLL systems, other types of phase detectors should be used.



Figure 2. PFD Function Timing Chart

#### **PFD** inhibit control

A high level on the PFD INHIBIT terminal places PFD OUT in the high-impedance state and the PFD stops phase detection as shown in Table 2. A high level on the PFD INHIBIT terminal can also be used as the power-down mode for the PFD.

**Table 2. VCO Output Control Function** 

| PFD INHIBIT | DETECTION | PFD OUT | IDD(PFD)   |
|-------------|-----------|---------|------------|
| Low         | Active    | Active  | Normal     |
| High        | Stopped   | Hi-Z    | Power Down |



SLAS136B - APRIL 1996 - REVISED JANUARY 2002

#### schematics

#### VCO block schematic



#### **PFD block schematic**



## absolute maximum ratings<sup>†</sup>

| Supply voltage (each supply), V <sub>DD</sub> (see Note 1)                        |                                  |
|-----------------------------------------------------------------------------------|----------------------------------|
| Input voltage range (each input), V <sub>I</sub> (see Note 1)                     | 0.3 V to V <sub>DD</sub> + 0.3 V |
| Input current (each input), I                                                     | ±20 mA                           |
| Output current (each output), IO                                                  | ±20 mA                           |
| Continuous total power dissipation at (or below) $T_A = 25^{\circ}C$ (see Note 2) |                                  |
| Operating free-air temperature range, T <sub>A</sub>                              | –20°C to 75°C                    |
| Storage temperature range, T <sub>stg</sub>                                       | –65°C to 150°C                   |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                      | 260°C                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to network ground terminal.

2. For operation above 25°C free-air temperature, derate linearly at the rate of 5.6 mW/°C.



## recommended operating conditions

|                                                           |                | MIN  | NOM | MAX             | UNIT |
|-----------------------------------------------------------|----------------|------|-----|-----------------|------|
| Supply voltage, V <sub>DD</sub> (each supply, see Note 3) | $V_{DD} = 3 V$ | 2.85 | 3   | 3.15            | v    |
| Supply voltage, vDD (each supply, see Note 3)             | $V_{DD} = 5 V$ | 4.75 | 5   | 5.25            |      |
| Input voltage, VI (inputs except VCO IN)                  |                | 0    |     | V <sub>DD</sub> | V    |
| Output current, IO (each output)                          |                | 0    |     | ±2              | mA   |
| VCO control voltage at VCO IN                             |                | 1    |     | V <sub>DD</sub> | V    |
| Look froquency                                            | $V_{DD} = 3 V$ | 37   |     | 55              | MHz  |
| ock frequency                                             | $V_{DD} = 5 V$ | 43   |     | 100             |      |
| Rigg register Pruse                                       | $V_{DD} = 3 V$ | 1.8  |     | 2.7             | kΩ   |
| Bias resistor, R <sub>BIAS</sub>                          | $V_{DD} = 5 V$ | 2.2  |     | 3               | K22  |

NOTE 3: It is recommended that the logic supply terminal (LOGIC VDD) and the VCO supply terminal (VCO VDD) be at the same voltage and separated from each other.

#### electrical characteristics over recommended operating free-air temperature range, V<sub>DD</sub> = 3 V (unless otherwise noted)

#### VCO section

|            | PARAMETER                                             | TEST CONDITIONS          | MIN | TYP  | MAX | UNIT |
|------------|-------------------------------------------------------|--------------------------|-----|------|-----|------|
| VOH        | High-level output voltage                             | $I_{OH} = -2 \text{ mA}$ | 2.4 |      |     | V    |
| VOL        | Low-level output voltage                              | $I_{OL} = 2 \text{ mA}$  |     |      | 0.3 | V    |
| VIT+       | Positive input threshold voltage at TEST, VCO INHIBIT |                          | 0.9 | 1.5  | 2.1 | V    |
| l          | Input current at TEST, VCO INHIBIT                    | $V_I = V_{DD}$ or ground |     |      | ±1  | μA   |
| Zi(VCO IN) | Input impedance at VCO IN                             | VCO IN = $1/2 V_{DD}$    |     | 10   |     | MΩ   |
| IDD(INH)   | VCO supply current (inhibit)                          | See Note 4               |     | 0.01 | 1   | μA   |
| IDD(VCO)   | VCO supply current                                    | See Note 5               |     | 5.1  | 15  | mA   |

 NOTES: 4. The current into VCO V<sub>DD</sub> and LOGIC V<sub>DD</sub> when VCO INHIBIT = V<sub>DD</sub> and PFD INHIBIT is high.
 5. The current into VCO V<sub>DD</sub> and LOGIC V<sub>DD</sub> when VCO IN = 1/2 V<sub>DD</sub>, R<sub>BIAS</sub> = 2.4 kΩ, VCO INHIBIT = ground, and PFD INHIBIT is high.

#### **PFD** section

|                    | PARAMETER                                       | TEST CONDITIONS                                 | MIN | TYP  | MAX | UNIT |
|--------------------|-------------------------------------------------|-------------------------------------------------|-----|------|-----|------|
| VOH                | High-level output voltage                       | I <sub>OH</sub> = -2 mA                         | 2.7 |      |     | V    |
| VOL                | Low-level output voltage                        | I <sub>OL</sub> = 2 mA                          |     |      | 0.2 | V    |
| I <sub>OZ</sub>    | High-impedance-state output current             | PFD INHIBIT = high,<br>$V_I = V_{DD}$ or ground |     |      | ±1  | μA   |
| VIH                | High-level input voltage at FIN–A, FIN–B        |                                                 | 2.1 |      |     | V    |
| VIL                | Low-level input voltage at FIN–A, FIN–B         |                                                 |     |      | 0.9 | V    |
| VIT+               | Positive input threshold voltage at PFD INHIBIT |                                                 | 0.9 | 1.5  | 2.1 | V    |
| Ci                 | Input capacitance at FIN–A, FIN–B               |                                                 |     | 5    |     | pF   |
| Zi                 | Input impedance at FIN–A, FIN–B                 |                                                 |     | 10   |     | MΩ   |
| I <sub>DD(Z)</sub> | High-impedance-state PFD supply current         | See Note 6                                      |     | 0.01 | 1   | μA   |
| IDD(PFD)           | PFD supply current                              | See Note 7                                      |     | 0.7  | 4   | mA   |

NOTES: 6. The current into LOGIC V<sub>DD</sub> when FIN–A and FIN–B = ground, PFD INHIBIT = V<sub>DD</sub>, PFD OUT open, and VCO OUT is inhibited. 7. The current into LOGIC V<sub>DD</sub> when FIN-A and FIN-B = 30 MHz (V<sub>I(PP)</sub> = 3 V, rectangular wave), PFD INHIBIT = GND, PFD OUT open, and VCO OUT is inhibited.



SLAS136B - APRIL 1996 - REVISED JANUARY 2002

# operating characteristics over recommended operating free-air temperature range, $V_{DD} = 3 V$ (unless otherwise noted)

#### VCO section

|                   | PARAMETER                                           | TEST CONDITIONS                                                                          | MIN | TYP  | MAX | UNIT |
|-------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------|-----|------|-----|------|
| fosc              | Operating oscillation frequency                     | $R_{BIAS} = 2.4 \text{ k}\Omega, \text{ VCO IN} = 1/2 \text{ V}_{DD}$                    | 38  | 48   | 55  | MHz  |
| ts(fosc)          | Time to stable oscillation (see Note 8)             | Measured from VCO INHIBIT \downarrow                                                     |     |      | 10  | μs   |
| t <sub>r</sub>    | Rise time, VCO OUT↑                                 | C <sub>L</sub> = 15 pF, See Figure 3                                                     |     | 3.3  | 10  | ns   |
| t <sub>f</sub>    | Fall time, VCO OUT $\downarrow$                     | C <sub>L</sub> = 15 pF, See Figure 3                                                     |     | 2    | 8   | ns   |
|                   | Duty cycle at VCO OUT                               | $R_{BIAS} = 2.4 \text{ k}\Omega, \text{ VCO IN} = 1/2 \text{ V}_{DD}$                    | 45% | 50%  | 55% |      |
| $\alpha_{(fosc)}$ | Temperature coefficient of oscillation frequency    |                                                                                          |     | 0.03 |     | %/°C |
| kSVS(fosc)        | Supply voltage coefficient of oscillation frequency | $R_{BIAS} = 2.4 \text{ k}\Omega$ , VCO IN = 1.5 V,<br>V <sub>DD</sub> = 2.85 V to 3.15 V |     | 0.04 |     | %/mV |
|                   | Jitter absolute (see Note 9)                        | $R_{BIAS} = 2.4 k\Omega$                                                                 |     | 100  |     | ps   |

NOTES: 8. The time period to stabilize the VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level.

9. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed printed circuit board (PCB) with no device socket.

#### **PFD** section

|                  | PARAMETER                                             | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> | Maximum operating frequency                           |                                      | 30  |     |     | MHz  |
| <sup>t</sup> PLZ | Disable time, PFD INHIBIT $\uparrow$ to PFD OUT Hi-Z  | See Figures 4 and 5 and Table 3      |     | 20  | 40  |      |
| <sup>t</sup> PHZ | Disable time, PFD INHIBIT $\uparrow$ to PFD OUT Hi-Z  |                                      |     | 18  | 40  | ns   |
| t <sub>PZL</sub> | Enable time, PFD INHIBIT $\downarrow$ to PFD OUT low  |                                      |     | 4.1 | 18  |      |
| <sup>t</sup> PZH | Enable time, PFD INHIBIT $\downarrow$ to PFD OUT high |                                      |     | 4.8 | 18  | ns   |
| t <sub>r</sub>   | Rise time, PFD OUT↑                                   |                                      |     | 3.1 | 9   | ns   |
| t <sub>f</sub>   | Fall time, PFD OUT $\downarrow$                       | C <sub>L</sub> = 15 pF, See Figure 4 |     | 1.5 | 9   | ns   |



## electrical characteristics over recommended operating free-air temperature range, V<sub>DD</sub> = 5 V (unless otherwise noted)

#### VCO section

|            | PARAMETER                                             | TEST CONDITIONS          | MIN | TYP  | MAX | UNIT |
|------------|-------------------------------------------------------|--------------------------|-----|------|-----|------|
| VOH        | High-level output voltage                             | $I_{OH} = -2 \text{ mA}$ | 4.5 |      |     | V    |
| VOL        | Low-level output voltage                              | $I_{OL} = 2 \text{ mA}$  |     |      | 0.5 | V    |
| VIT+       | Positive input threshold voltage at TEST, VCO INHIBIT |                          | 1.5 | 2.5  | 3.5 | V    |
| Ц          | Input current at TEST, VCO INHIBIT                    | $V_I = V_{DD}$ or ground |     |      | ±1  | μA   |
| Zi(VCO IN) | Input impedance at VCO IN                             | VCO IN = $1/2 V_{DD}$    |     | 10   |     | MΩ   |
| IDD(INH)   | VCO supply current (inhibit)                          | See Note 4               |     | 0.01 | 1   | μA   |
| IDD(VCO)   | VCO supply current                                    | See Note 5               |     | 14   | 35  | mA   |

 NOTES: 4. The current into VCO V<sub>DD</sub> and LOGIC V<sub>DD</sub> when VCO INHIBIT = V<sub>DD</sub>, and PFD INHIBIT high.
 5. The current into VCO V<sub>DD</sub> and LOGIC V<sub>DD</sub> when VCO IN = 1/2 V<sub>DD</sub>, R<sub>BIAS</sub> = 2.4 kΩ, VCO INHIBIT = ground, and PFD INHIBIT high.

#### **PFD** section

|          | PARAMETER                                       | TEST CONDITIONS                                 | MIN | TYP  | MAX | UNIT |
|----------|-------------------------------------------------|-------------------------------------------------|-----|------|-----|------|
| VOH      | High-level output voltage                       | I <sub>OH</sub> = 2 mA                          | 4.5 |      |     | V    |
| VOL      | Low-level output voltage                        | I <sub>OL</sub> = 2 mA                          |     |      | 0.2 | V    |
| IOZ      | High-impedance-state output current             | PFD INHIBIT = high,<br>$V_I = V_{DD}$ or ground |     |      | ±1  | μA   |
| VIH      | High-level input voltage at FIN–A, FIN–B        |                                                 | 3.5 |      |     | V    |
| VIL      | Low-level input voltage at FIN–A, FIN–B         |                                                 |     |      | 1.5 | V    |
| VIT+     | Positive input threshold voltage at PFD INHIBIT |                                                 | 1.5 | 2.5  | 3.5 | V    |
| Ci       | Input capacitance at FIN–A, FIN–B               |                                                 |     | 7    |     | pF   |
| Zi       | Input impedance at FIN–A, FIN–B                 |                                                 |     | 10   |     | MΩ   |
| IDD(Z)   | High-impedance-state PFD supply current         | See Note 6                                      |     | 0.01 | 1   | μA   |
| IDD(PFD) | PFD supply current                              | See Note 10                                     |     | 2.6  | 8   | mA   |

NOTES: 6. The current into LOGIC V<sub>DD</sub> when FIN–A and FIN–B = ground, PFD INHIBIT = V<sub>DD</sub>, PFD OUT open, and VCO OUT is inhibited. 10. The current into LOGIC V<sub>DD</sub> when FIN-A and FIN-B = 50 MHz (V<sub>I(PP)</sub> = 3 V, rectangular wave), PFD INHIBIT = ground, PFD OUT open, and VCO OUT is inhibited.



SLAS136B - APRIL 1996 - REVISED JANUARY 2002

# operating characteristics over recommended operating free-air temperature range, $V_{DD} = 5 V$ (unless otherwise noted)

#### VCO section

|                | PARAMETER                                           | TEST CONDITIONS                                                                             | MIN | TYP  | MAX | UNIT |
|----------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------|-----|------|-----|------|
| fosc           | Operating oscillation frequency                     | $R_{BIAS} = 2.4 \text{ k}\Omega$ ,, VCO IN = 1/2 $V_{DD}$                                   | 64  | 80   | 96  | MHz  |
| ts(fosc)       | Time to stable oscillation (see Note 8)             | Measured from VCO INHIBIT \downarrow                                                        |     |      | 10  | μs   |
| t <sub>r</sub> | Rise time, VCO OUT↑                                 | C <sub>L</sub> = 15 pF, See Figure 3                                                        |     | 2.1  | 5   | ns   |
| t <sub>f</sub> | Fall time, VCO OUT↓                                 | C <sub>L</sub> = 15 pF, See Figure 3                                                        |     | 1.5  | 4   | ns   |
|                | Duty cycle at VCO OUT                               | $R_{BIAS} = 2.4 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$                                    | 45% | 50%  | 55% |      |
| α(fosc)        | Temperature coefficient of oscillation frequency    | $R_{BIAS} = 2.4 k\Omega$ , VCO IN = 1/2 V <sub>DD</sub> ,<br>T <sub>A</sub> = -20°C to 75°C |     | 0.03 |     | %/°C |
| kSVS(fosc)     | Supply voltage coefficient of oscillation frequency | $R_{BIAS} = 2.4 \text{ k}\Omega$ , VCO IN = 2.5 V,<br>V <sub>DD</sub> = 4.75 V to 5.25 V    |     | 0.02 |     | %/mV |
|                | Jitter absolute (see Note 9)                        | $R_{BIAS} = 2.4 \text{ k}\Omega$                                                            |     | 100  |     | ps   |

NOTES: 8: The time period to stabilize the VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level.

9. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed printed circuit board (PCB) with no device socket.

#### **PFD** section

|                  | PARAMETER                                             | TEST CONDITIONS                      | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> | Maximum operating frequency                           |                                      | 50  |     |     | MHz  |
| <sup>t</sup> PLZ | Disable time, PFD INHIBIT↑ to PFD OUT Hi-Z            |                                      |     | 20  | 40  | -    |
| <sup>t</sup> PHZ | Disable time, PFD INHIBIT $\uparrow$ to PFD OUT Hi-Z  | See Figures 4 and 5 and Table 3      |     | 17  | 40  | ns   |
| t <sub>PZL</sub> | Enable time, PFD INHIBIT $\downarrow$ to PFD OUT low  | See Figures 4 and 5 and Table 5      |     | 3.7 | 10  |      |
| <sup>t</sup> PZH | Enable time, PFD INHIBIT $\downarrow$ to PFD OUT high |                                      |     | 3.4 | 10  | ns   |
| tr               | Rise time, PFD OUT↑                                   |                                      |     | 1.7 | 5   | ns   |
| t <sub>f</sub>   | Fall time, PFD OUT $\downarrow$                       | C <sub>L</sub> = 15 pF, See Figure 4 |     | 1.3 | 5   | ns   |



SLAS136B - APRIL 1996 - REVISED JANUARY 2002



## PARAMETER MEASUREMENT INFORMATION

<sup>†</sup> FIN–A and FIN–B are for reference phase only, not for timing.



#### **Table 3. PFD Output Test Conditions**

| PARAMETER        | RL    | CL    | s <sub>1</sub> | S <sub>2</sub> |  |
|------------------|-------|-------|----------------|----------------|--|
| <sup>t</sup> PZH |       |       |                |                |  |
| <sup>t</sup> PHZ |       |       | Open           | Closed         |  |
| t <sub>r</sub>   | 1 kΩ  | 15 pF |                |                |  |
| <sup>t</sup> PZL | 1 KS2 | тэрг  |                |                |  |
| <sup>t</sup> PLZ |       |       | Closed         | Open           |  |
| tf               |       |       |                |                |  |



Figure 5. PFD Output Test Conditions





## **TYPICAL CHARACTERISTICS**





## **TYPICAL CHARACTERISTICS**



SLAS136B - APRIL 1996 - REVISED JANUARY 2002



## **TYPICAL CHARACTERISTICS**



Divider  $(K_N = 1/N)$ 

SLAS136B - APRIL 1996 - REVISED JANUARY 2002

vco

(Ky)

▲

## **APPLICATION INFORMATION**

f REF

#### gain of VCO and PFD

Figure 16 is a block diagram of the PLL. The divider N value depends on the input frequency and the desired VCO output frequency according to the system application requirements. The K<sub>p</sub> and K<sub>V</sub> values are obtained from the operating characteristics of the device as shown in Figure 16. K<sub>p</sub> is defined from the phase detector VOL and VOH specifications and the equation shown in Figure 16(b). K<sub>V</sub> is defined from Figures 8, 9, 10, and 11 as shown in Figure 16(c).

The parameters for the block diagram with the units are as follows:

K<sub>V</sub>: VCO gain (rad/s/V) K<sub>p</sub>: PFD gain (V/rad) K<sub>f</sub> : LPF gain (V/V) K<sub>N</sub>: countdown divider gain (1/N)

#### external counter

When a large N counter is required by the application, there is a possibility that the PLL response becomes slow due to the counter response delay time. In the case of a high frequency application, the counter delay time should be accounted for in the overall PLL design.

## RBIAS

The external bias resistor sets the VCO center frequency with 1/2 V<sub>DD</sub> applied to the VCO IN terminal. For the most accurate results, a metal-film resistor is the better choice but a carbon-composition resistor can also be used with excellent results. A 0.22 µF capacitor should be connected from the BIAS terminal to ground as close to the device terminals as possible.

#### hold-in range

From the technical literature, the maximum hold-in range for an input frequency step for the three types of filter configurations shown in Figure 17 is as follows:

$$\Delta \omega_{\mathsf{H}} \simeq 0.8 \, \left(\mathsf{K}_{\mathsf{p}}\right) \left(\mathsf{K}_{\mathsf{V}}\right) \left(\mathsf{K}_{\mathsf{f}}(\infty)\right)$$

Where

 $K_f(\infty)$  = the filter transfer function value at  $\omega = \infty$ 



PFD

(K<sub>p</sub>)

Figure 16. Example of a PLL Block Diagram



(1)

SLAS136B - APRIL 1996 - REVISED JANUARY 2002

## **APPLICATION INFORMATION**

#### low-pass-filter (LPF) configurations

Many excellent references are available that include detailed design information about LPFs and should be consulted for additional information. Lag-lead filters or active filters are often used. Examples of LPFs are shown in Figure 17. When the active filter of Figure 17(c) is used, the reference should be applied to FIN-B because of the amplifier inversion. Also, in practical filter implementations, C2 is used as additional filtering at the VCO input. The value of C2 should be equal to or less than one tenth the value of C1.



Figure 17. LPF Examples for PLL

#### the passive filter

The transfer function for the low-pass filter shown in Figure 17(b) is;

$$\frac{V_{O}}{V_{IN}} = \frac{1 + s \cdot T_{2}}{1 + s \cdot (T_{1} + T_{2})}$$

$$\tag{2}$$

where

T1 = R1  $\cdot$  C1 and T2 = R2  $\cdot$  C1

Using this filter makes the closed-loop PLL system a type 1 second-order system. The response curves of this system to a unit step are shown in Figure 18.

#### the active filter

When using the active filter shown in Figure 17(c), the phase detector inputs must be reversed since the filter adds an additional inversion. Therefore, the input reference frequency should be applied to the FIN-B terminal and the output of the VCO divider should be applied to the input reference terminal, FIN-A.

The transfer function for the active filter shown in Figure 17(c) is:

$$F(s) = \frac{1 + s \cdot R2 \cdot C1}{s \cdot R1 \cdot C1}$$
(3)

Using this filter makes the closed-loop PLL system a type 2 second-order system. The response curves of this system to a unit step are shown in Figure 19.



### **APPLICATION INFORMATION**

Using the lag-lead filter in Figure 17(b) and divider N value, the transfer function for phase and frequency are shown in equations 4 and 5. Note that the transfer function for phase differs from the transfer function for frequency by only the divider N value. The difference arises from the fact that the feedback for phase is unity while the feedback for frequency is 1/N.

Hence, the transfer function of Figure 17(a) for phase is

$$\frac{\Phi 2(s)}{\Phi 1(s)} = \frac{K_{p} \cdot K_{V}}{N \cdot (T1 + T2)} \left[ \frac{1 + s \cdot T2}{s^{2} + s \left[ 1 + \frac{K_{p} \cdot K_{V} \cdot T2}{N \cdot (T1 + T2)} \right] + \frac{K_{p} \cdot K_{V}}{N \cdot (T1 + T2)}} \right]$$
(4)

and the transfer function for frequency is

$$\frac{F_{OUT(s)}}{F_{REF(s)}} = \frac{K_{p} \cdot K_{V}}{(T1 + T2)} \left[ \frac{1 + s \cdot T2}{s^{2} + s \cdot \left[ 1 + \frac{K_{p} \cdot K_{V} \cdot T2}{N \cdot (T1 + T2)} \right] + \frac{K_{p} \cdot K_{V}}{N \cdot (T1 + T2)}} \right]$$
(5)

The standard 2-pole denominator is  $D = s^2 + 2 \zeta \omega_n s + \omega_n^2$  and comparing the coefficients of the denominator of equation (4) and (5) with the standard 2-pole denominator gives the following results.

$$\omega_{n} = \sqrt{\frac{K_{p} \cdot K_{V}}{N \cdot (T1 + T2)}}$$
(6)

Solving for T1 + T2

$$T1 + T2 = \frac{K_{p} \cdot K_{V}}{N \cdot \omega_{n}^{2}}$$

and by using this value for T1 + T2 in equation (6) the damping factor is

$$\zeta = \frac{\omega_{\rm n}}{2} \cdot \left( T2 + \frac{N}{K_{\rm p} \cdot K_{\rm V}} \right) \tag{7}$$

solving for T2

$$T2 = \frac{2\zeta}{\omega} - \frac{N}{K_{p} \cdot K_{V}}$$
(8)

then by substituting for T2 in equation (6)

$$T1 = \frac{\kappa_V \cdot \kappa_p}{N \cdot \omega_n^2} - \frac{2\zeta}{\omega_n} + \frac{N}{\kappa_p \cdot \kappa_V}$$
(9)



SLAS136B - APRIL 1996 - REVISED JANUARY 2002

### **APPLICATION INFORMATION**

From the circuit constants and the initial design parameters then

$$R2 = \left[\frac{2\zeta}{\omega_{n}} - \frac{N}{K_{p} \cdot K_{V}}\right] \frac{1}{C1}$$
(10)

$$R1 = \left[\frac{K_{p} \cdot K_{v}}{\omega_{n}^{2} \cdot N} - \frac{2\zeta}{\omega_{n}} + \frac{N}{K_{p} \cdot K_{v}}\right] \frac{1}{C1}$$
(11)

The capacitor, C1, is usually chosen between 1  $\mu F$  and 0.1  $\mu F$  to allow for reasonable resistor values and physical capacitor size.





APPLICATION INFORMATION





SLAS136B - APRIL 1996 - REVISED JANUARY 2002



### **APPLICATION INFORMATION**





SLAS136B - APRIL 1996 - REVISED JANUARY 2002



**APPLICATION INFORMATION** 

<sup>†</sup>RBIAS resistor

## Figure 20. Evaluation and Operation Schematic

## PCB layout considerations

The TLC2933 contains a high frequency oscillator; therefore, very careful breadboarding and PCB layout is required for evaluation.

The following design recommendations benefit the TLC2933 user:

- External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise.
- Radio frequency (RF) breadboarding or RF PCB techniques should be used throughout the evaluation and production process.
- Wide ground leads or a ground plane should be used on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction.
- LOGIC V<sub>DD</sub> and VCO V<sub>DD</sub> should be separate PCB traces and connected to the best filtered supply point available in the system to minimize supply cross-coupling.
- VCO V<sub>DD</sub> to ground and LOGIC V<sub>DD</sub> to ground should be decoupled with a  $0.1-\mu$ F capacitor placed as close as possible to the appropriate device terminals.
- The no-connection (NC) terminal on the package should be connected to ground to prevent stray pickup.



SLAS136B - APRIL 1996 - REVISED JANUARY 2002

**MECHANICAL DATA** 

PLASTIC SMALL-OUTLINE PACKAGE

## PW (R-PDSO-G\*\*) 14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated