ES036D - JULY 1995 - REVISED MARCH 2000

|                                                                                                                                                                                                                                                                                                 | SCES036D                                                                     | – JULY 1995 – REV                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| <ul> <li>Member of the Texas Instruments<br/>Widebus<sup>™</sup> Family</li> </ul>                                                                                                                                                                                                              |                                                                              | ACKAGE<br>VIEW)                                                            |
| <ul> <li>EPIC<sup>™</sup> (Enhanced-Performance Implanted<br/>CMOS) Submicron Process</li> </ul>                                                                                                                                                                                                | V <sub>CC</sub> 1<br>GND 2                                                   | 80 V <sub>CC</sub><br>79 GND                                               |
| <ul> <li>ESD Protection Exceeds 2000 V Per<br/>MIL-STD-883, Method 3015; Exceeds 200 V<br/>Using Machine Model (C = 200 pF, R = 0)</li> </ul>                                                                                                                                                   | 2B9 3<br>1B9 4<br>2B8 5                                                      | 78 1B10<br>77 2B10<br>76 1B11                                              |
| <ul> <li>Latch-up Performance Exceeds 250 mA Per<br/>JESD 17</li> </ul>                                                                                                                                                                                                                         | GND 6<br>1B8 7                                                               | 75 GND<br>74 2B11                                                          |
| <ul> <li>Bus Hold on Data Inputs Eliminates the<br/>Need for External Pullup/Pulldown<br/>Resistors</li> </ul>                                                                                                                                                                                  | 2B7 []8<br>1B7 []9<br>V <sub>CC</sub> []10                                   | 73 ] 1B12<br>72 ] 2B12<br>71 ] V <sub>CC</sub>                             |
| <ul> <li>Packaged in Thin Very Small-Outline<br/>Package</li> </ul>                                                                                                                                                                                                                             | 2B6 [ 11<br>1B6 [ 12                                                         | 70 1B13<br>69 2B13                                                         |
| NOTE: For tape and reel order entry:<br>The DBBR package is abbreviated to GR.                                                                                                                                                                                                                  | 2B5 13<br>1B5 14<br>GND 15                                                   | 68 31B14<br>67 2B14<br>66 GND                                              |
| description                                                                                                                                                                                                                                                                                     | 2B4 🚺 16<br>1B4 🚺 17                                                         | 65 ] 1B15<br>64 ] 2B15                                                     |
| The SN74ALVCH16282 is an 18-bit to 36-bit registered bus exchanger designed for 1.65-V to 3.6-V $V_{CC}$ operation.                                                                                                                                                                             | 2B3                                                                          | 63 ] 1B16<br>62 ] 2B16<br>61 ] V <sub>CC</sub>                             |
| This device is intended for use in applications in which data must be transferred from a narrow high-speed bus to a wide lower-frequency bus. It is designed specifically for low-voltage (3.3-V) $V_{CC}$ operation.                                                                           | GND [ 21<br>2B2 [ 22<br>1B2 [ 23<br>2B1 [ 24<br>1B1 [ 25                     | 60 GND<br>59 1B17<br>58 2B17<br>57 1B18<br>56 2B18                         |
| The device provides synchronous data exchange<br>between the two ports. Data is stored in the<br>internal registers on the low-to-high transition of<br>the clock (CLK) input. For data transfer in the<br>B-to-A direction, the select (SEL) input selects 1B<br>or 2B data for the A outputs. | V <sub>CC</sub> [ 26<br>A1 [ 27<br>A2 [ 28<br>A3 [ 29<br>GND [ 30<br>A4 [ 31 | 55] V <sub>CC</sub><br>54] A18<br>53] A17<br>52] A16<br>51] GND<br>50] A15 |
| For data transfer in the A-to-B direction, a two-stage pipeline is provided in the 1B path, with a single storage register in the 2B path. Data flow                                                                                                                                            | A5 [] 32<br>A6 [] 33<br>V <sub>CC</sub> [] 34<br>A7 [] 35                    | 49    A14<br>48    A13<br>47    V <sub>CC</sub><br>46    A12               |

two-stage pipeline is provided in the 1B path, with a single storage register in the 2B path. Data flow is controlled by the active-low output enable ( $\overline{OE}$ ) and the DIR input. The DIR control pin is registered to synchronize the bus direction changes with the clock.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16282 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC and Widebus are trademarks of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



45 🛛 A11

44 🛛 A10

43 GND

42 0E

41 ] DIR

A8 36

A9 🛛

GND

CLK L

SEL

37

38

39

40

#### SN74ALVCH16282 18-BIT TO 36-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS SCES036D – JULY 1995 – REVISED MARCH 2000

**Function Tables** 

| A-TO-B | STORAGE | OE = L. | DIR = H) |
|--------|---------|---------|----------|

|     |            | , | ,    | ,    |
|-----|------------|---|------|------|
|     | INPUTS     |   | OUTI | PUTS |
| SEL | CLK        | Α | 1B   | 2B   |
| Н   | Х          | Х | 1B0† | 2B0† |
| L   | $\uparrow$ | L | L‡   | х    |
| L   | Ŷ          | Н | н‡   | Х    |

<sup>†</sup>Output level before indicated steady-state input conditions were established

<sup>‡</sup> Two CLK edges are needed to propagate the data.

#### B-TO-A STORAGE ( $\overline{OE} = L$ , DIR = L)

|            | INPUTS |    |    |    |  |  |  |  |  |
|------------|--------|----|----|----|--|--|--|--|--|
| CLK        | SEL    | 1B | 2B | Α  |  |  |  |  |  |
| $\uparrow$ | Н      | Х  | L  | L§ |  |  |  |  |  |
| ↑ (        | Н      | Х  | н  | Н§ |  |  |  |  |  |
| ↑ (        | L      | L  | Х  | L  |  |  |  |  |  |
| $\uparrow$ | L      | н  | Х  | н  |  |  |  |  |  |

§ Two CLK edges are needed to propagate the data. The data is loaded in the first register when SEL is low and propagates to the second register when SEL is high.

#### OUTPUT ENABLE

|            | INPUTS |     | OUT    | PUTS   |
|------------|--------|-----|--------|--------|
| CLK        | OE     | DIR | Α      | 1B, 2B |
| $\uparrow$ | Н      | Х   | Z      | Z      |
| $\uparrow$ | L      | н   | z      | Active |
| <b>↑</b>   | L      | L   | Active | Z      |



# SN74ALVCH16282 **18-BIT TO 36-BIT REGISTERED BUS EXCHANGER** WITH 3-STATE OUTPUTS SCES036D – JULY 1995 – REVISED MARCH 2000







#### SN74ALVCH16282 **18-BIT TO 36-BIT REGISTERED BUS EXCHANGER** WITH 3-STATE OUTPUTS SCES036D - JULY 1995 - REVISED MARCH 2000

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. This value is limited to 4.6 V maximum.

3. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions (see Note 4)

|                     |                                    |                                    | MIN                  | MAX                  | UNIT |
|---------------------|------------------------------------|------------------------------------|----------------------|----------------------|------|
| VCC                 | Supply voltage                     |                                    | 1.65                 | 3.6                  | V    |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V | $0.65 \times V_{CC}$ |                      |      |
| VIH                 | High-level input voltage           | $V_{CC}$ = 2.3 V to 2.7 V          | 1.7                  |                      | V    |
|                     |                                    | $V_{CC} = 2.7 V \text{ to } 3.6 V$ | 2                    |                      |      |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V |                      | $0.35 \times V_{CC}$ |      |
| $\vee_{IL}$         | Low-level input voltage            | $V_{CC}$ = 2.3 V to 2.7 V          |                      | 0.7                  | V    |
|                     |                                    | $V_{CC} = 2.7 V \text{ to } 3.6 V$ |                      | 0.8                  |      |
| VI                  | Input voltage                      |                                    | 0                    | VCC                  | V    |
| VO                  | Output voltage                     |                                    | 0                    | VCC                  | V    |
|                     |                                    | V <sub>CC</sub> = 1.65 V           |                      | -4                   |      |
| 1                   |                                    | V <sub>CC</sub> = 2.3 V            |                      | -12                  | A    |
| ЮН                  | High-level output current          | V <sub>CC</sub> = 2.7 V            |                      | -12                  | mA   |
|                     |                                    | V <sub>CC</sub> = 3 V              |                      | -24                  |      |
|                     |                                    | V <sub>CC</sub> = 1.65 V           |                      | 4                    |      |
|                     |                                    | V <sub>CC</sub> = 2.3 V            |                      | 12                   | A    |
| IOL                 | Low-level output current           | V <sub>CC</sub> = 2.7 V            |                      | 12                   | mA   |
|                     |                                    | V <sub>CC</sub> = 3 V              |                      | 24                   |      |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | ·                                  |                      | 10                   | ns/V |
| TA                  | Operating free-air temperature     |                                    | -40                  | 85                   | °C   |

NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCES036D - JULY 1995 - REVISED MARCH 2000

| PARAMETER                     | TEST CONDITIONS                                                | V <sub>CC</sub> | MIN                  | ТҮРТ МА | X UNIT |
|-------------------------------|----------------------------------------------------------------|-----------------|----------------------|---------|--------|
|                               | I <sub>OH</sub> = -100 μA                                      | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 |         |        |
|                               | I <sub>OH</sub> = -4 mA                                        | 1.65 V          | 1.2                  |         | 7      |
|                               | I <sub>OH</sub> = -6 mA                                        | 2.3 V           | 2                    |         |        |
| VOH                           |                                                                | 2.3 V           | 1.7                  |         | V      |
|                               | I <sub>OH</sub> = -12 mA                                       | 2.7 V           | 2.2                  |         |        |
|                               |                                                                | 3 V             | 2.4                  |         |        |
|                               | I <sub>OH</sub> = -24 mA                                       | 3 V             | 2                    |         |        |
|                               | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 3.6 V |                      | 0       | 2      |
|                               | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                      | 0.4     | 5      |
|                               | I <sub>OL</sub> = 6 mA                                         | 2.3 V           |                      | 0.      | 4 V    |
| VOL                           | 1                                                              | 2.3 V           |                      | 0.      | 7 V    |
|                               | $I_{OL} = 12 \text{ mA}$                                       | 2.7 V           |                      | 0.      | 4      |
|                               | I <sub>OL</sub> = 24 mA                                        | 3 V             |                      | 0.5     | 5      |
| l                             | $V_I = V_{CC} \text{ or } GND$                                 | 3.6 V           |                      | ±       | 5 μΑ   |
|                               | VI = 0.58 V                                                    | 1.65 V          | 25                   |         |        |
|                               | VI = 1.07 V                                                    | 1.65 V          | -25                  |         |        |
|                               | $V_{I} = 0.7 V$                                                | 2.3 V           | 45                   |         |        |
| II(hold)                      | V <sub>I</sub> = 1.7 V                                         | 2.3 V           | -45                  |         | μΑ     |
|                               | VI = 0.8 V                                                     | 3 V             | 75                   |         |        |
|                               | VI = 2 V                                                       | 3 V             | -75                  |         |        |
|                               | VI = 0 to 3.6 V <sup>‡</sup>                                   | 3.6 V           |                      | ±50     | 0      |
| IOZ§                          | $V_{O} = V_{CC} \text{ or } GND$                               | 3.6 V           |                      | ±1      | 0 μΑ   |
| Icc                           | $V_{I} = V_{CC} \text{ or GND}, \qquad I_{O} = 0$              | 3.6 V           |                      | 4       | 0 μΑ   |
| ΔICC                          | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 3.6 V    |                      | 75      | 0 μΑ   |
| C <sub>i</sub> Control inputs | $V_{I} = V_{CC}$ or GND                                        | 3.3 V           |                      | 4       | pF     |
| Cio A or B ports              | $V_{O} = V_{CC} \text{ or } GND$                               | 3.3 V           |                      | 8.5     | pF     |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. <sup>‡</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another.  $\$  For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current.



#### SN74ALVCH16282 **18-BIT TO 36-BIT REGISTERED BUS EXCHANGER** WITH 3-STATE OUTPUTS SCES036D – JULY 1995 – REVISED MARCH 2000

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

|                 |                               |                    | V <sub>CC</sub> = | 1.8 V | V <sub>CC</sub> =<br>± 0.2 |     | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> =<br>± 0.3 |     | UNIT |
|-----------------|-------------------------------|--------------------|-------------------|-------|----------------------------|-----|-------------------|-------|----------------------------|-----|------|
|                 |                               |                    | MIN               | MAX   | MIN                        | MAX | MIN               | MAX   | MIN                        | MAX |      |
| fclock          | Clock frequency               |                    |                   | †     |                            | 150 |                   | 150   |                            | 150 | MHz  |
| tw              | Pulse duration, CLK high or I | ow                 | †                 |       | 3.3                        |     | 3.3               |       | 3.3                        |     | ns   |
|                 |                               | A data before CLK↑ | †                 |       | 2.4                        |     | 2.3               |       | 2                          |     |      |
|                 | Catur time                    | B data before CLK↑ | †                 |       | 2.2                        |     | 2.2               |       | 1.8                        |     | ns   |
| <sup>t</sup> su | Setup time                    | DIR before CLK↑    | †                 |       | 2.2                        |     | 2.1               |       | 1.7                        |     |      |
|                 |                               | SEL before CLK↑    | +                 |       | 2                          |     | 2                 |       | 1.8                        |     |      |
|                 |                               | A data after CLK1  | +                 |       | 0.5                        |     | 0.5               |       | 0.7                        |     |      |
| <b>4</b> .      | Hold time                     | B data after CLK↑  | +                 |       | 0.5                        |     | 0.5               |       | 0.6                        |     | ns   |
| <sup>t</sup> h  |                               | DIR after CLK↑     | †                 |       | 0.5                        |     | 0.5               |       | 0.5                        |     |      |
|                 |                               | SEL after CLK↑     | †                 |       | 0.7                        |     | 0.7               |       | 0.8                        |     |      |

<sup>†</sup> This information was not available at the time of publication.

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)

| PARAMETER        | FROM<br>(INPUT)                | TO<br>(OUTPUT) | V <sub>CC</sub> = | 1.8 V | V <sub>CC</sub> =<br>± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|------------------|--------------------------------|----------------|-------------------|-------|----------------------------|--------------|-------------------|-------|----------------------------|--------------|------|
|                  |                                | (001-01)       | MIN               | TYP   | MIN                        | MAX          | MIN               | MAX   | MIN                        | MAX          |      |
| f <sub>max</sub> |                                |                | †                 |       | 150                        |              | 150               |       | 150                        |              | MHz  |
| <b>.</b>         | CLK                            | A              |                   | †     | 1                          | 6.1          |                   | 5.5   | 1.4                        | 5            | ns   |
| <sup>t</sup> pd  | CLK                            | В              |                   | †     | 1.2                        | 6.3          |                   | 5.7   | 1.6                        | 5.3          | 115  |
| +                | OE                             | A              |                   | †     | 1.3                        | 6.9          |                   | 6.3   | 1.2                        | 5.7          | 200  |
| ten              | OE                             | В              |                   | †     | 2.3                        | 8.7          |                   | 8.1   | 2.3                        | 7.4          | ns   |
| <b>+</b>         | t <sub>dis</sub> <del>DE</del> |                |                   | †     | 1.5                        | 7            |                   | 5.6   | 1.8                        | 5.7          | ns   |
| <sup>t</sup> dis | UE                             | В              |                   | †     | 2.1                        | 7.9          |                   | 6.4   | 2.3                        | 6.4          | 115  |

<sup>†</sup> This information was not available at the time of publication.

#### operating characteristics, T<sub>A</sub> = 25°C

|     | PARAMETER                     |                  | TEST CONDITIONS                    | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT |
|-----|-------------------------------|------------------|------------------------------------|-------------------------|-------------------------|-------------------------|------|
|     |                               |                  | TEST CONDITIONS                    | TYP                     | TYP                     | TYP                     | UNIT |
|     | Power dissipation capacitance | Outputs enabled  | C <sub>I</sub> = 0. f = 10 MHz     | †                       | 282                     | 310                     | рF   |
| Cpd | Fower dissipation capacitance | Outputs disabled | $C_{L} = 0$ , $f = 10 \text{ MHz}$ | †                       | 208                     | 228                     | hL   |

<sup>†</sup> This information was not available at the time of publication.



SCES036D - JULY 1995 - REVISED MARCH 2000



- NOTES: A. CL includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
     C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω, t<sub>f</sub> ≤ 2 ns, t<sub>f</sub> ≤ 2 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
  - F. tpzL and tpzH are the same as  $t_{en}$ .
  - G. tp<sub>I</sub> H and tp<sub>HI</sub> are the same as  $t_{pd}$ .
    - ·

#### Figure 1. Load Circuit and Voltage Waveforms



SCES036D - JULY 1995 - REVISED MARCH 2000



- NOTES: A. CI includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E. tpl 7 and tpH7 are the same as tdis.
  - F. tpzL and tpzH are the same as ten.
  - G. tpLH and tpHL are the same as tpd.

#### Figure 2. Load Circuit and Voltage Waveforms



SCES036D - JULY 1995 - REVISED MARCH 2000



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - D. The outputs are measured one at a time with one transition per measurement.
  - E.  $t_{PI7}$  and  $t_{PH7}$  are the same as  $t_{dis}$ .
  - F.  $t_{P7I}$  and  $t_{P7H}$  are the same as  $t_{en}$ .
  - G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

#### Figure 3. Load Circuit and Voltage Waveforms



#### PACKAGING INFORMATION

| Orderable Device   | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|--------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| 74ALVCH16282DBBRE4 | ACTIVE                | TSSOP           | DBB                | 80   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ALVCH16282DBBRG4 | ACTIVE                | TSSOP           | DBB                | 80   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALVCH16282DBBR | ACTIVE                | TSSOP           | DBB                | 80   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TEXAS INSTRUMENTS www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device             |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74ALVCH16282DBBR | TSSOP | DBB                | 80 | 2000 | 330.0                    | 24.4                     | 8.4     | 17.3    | 1.7     | 12.0       | 24.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

11-Mar-2008



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALVCH16282DBBR | TSSOP        | DBB             | 80   | 2000 | 346.0       | 346.0      | 41.0        |

# **MECHANICAL DATA**

MTSS005D - JANUARY 1995 - REVISED MARCH 2002

# DBB (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

80 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC : 80 Pin - MO-153 Variation FF

100 Pin – MO-194 Variation BB



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated