# ICS85222I-02

# **RENESAS** 1-to-2, LVCMOS/LVTTL- To- Differential HSTL Translator

## DATASHEET

# **General Description**

The ICS85222I-02 is a 1-to-2 LVCMOS / LVTTL-to- Differential HSTL translator. The ICS85222I-02 has one single-ended clock input. The single-ended clock input accepts LVCMOS or LVTTL input levels and translates them to HSTL levels. The small outline 8-pin SOIC package makes this device ideal for applications where space, high performance and low power are important.

## **Features**

- Two differential HSTL outputs
- One LVCMOS/LVTTL clock input
- CLK input can accept the following input levels: LVCMOS or LVTTL
- Maximum output frequency: 350MHz
- Part-to-part skew: 500ps (maximum)
- Propagation delay: 1.55ns (maximum)
- V<sub>OH</sub>: 1.4V (maximum)
- Output crossover voltage: 0.5V 0.9V
- Full 3.3V operating supply voltage
- -40°C to 85°C ambient operating temperature
- Lead-free RoHS compliant packaging

# **Block Diagram**



## **Pin Assignment**



ICS85222I-02

8-Lead SOIC 3.90mm x 4.92mm x 1.37mm body package M Package Top View

# **Pin Descriptions and Characteristics**

## Table 1. Pin Descriptions

| Number | Name            | Ту     | ре       | Description                                      |
|--------|-----------------|--------|----------|--------------------------------------------------|
| 1      | Q0              | Output |          | Differential output pair. HSTL interface levels. |
| 2      | nQ0             | Output |          | Differential output pair. HSTL interface levels. |
| 3      | Q1              | Output |          | Differential output pair. HSTL interface levels. |
| 4      | nQ1             | Output |          | Differential output pair. HSTL interface levels. |
| 5      | GND             | Power  |          | Power supply ground.                             |
| 6      | nc              | Unused |          | No connect                                       |
| 7      | CLK             | Input  | Pulldown | LVCMOS / LVTTL clock input.                      |
| 8      | V <sub>DD</sub> | Power  |          | Positive supply pin.                             |

NOTE: *Pulldown* refers to internal input resistors. See Table 2, *Pin Characteristics,* for typical values. NOTE: Unused output pairs must be terminated.

#### **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | рF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                           | Rating                          |
|----------------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>                                | 4.6V                            |
| Inputs, V <sub>I</sub>                                         | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub><br>Continuous Current<br>Surge Current | 50mA<br>100mA                   |
| Junction Temperature, T <sub>J</sub>                           | 125°C                           |
| Storage Temperature, T <sub>STG</sub>                          | -65°C to 150°C                  |

# **DC Electrical Characteristics**

#### Table 3A. Power Supply DC Characteristics, $V_{DD}$ = 3.3V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Symbol          | Parameter               | Test Conditions    | Minimum | Typical | Maximum | Units |
|-----------------|-------------------------|--------------------|---------|---------|---------|-------|
| V <sub>DD</sub> | Positive Supply Voltage |                    | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub> | Power Supply Current    | Outputs not loaded |         |         | 50      | mA    |

#### Table 3B. LVCMOS/LVTTL DC Characteristics, $V_{DD}$ = 3.3V ± 5%, T<sub>A</sub> = -40°C to 85°C

| Symbol          | Parameter          |     | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-----|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |     |                                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  |     |                                                | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | CLK | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current  | CLK | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μA    |

#### Table 3C. HSTL DC Characteristics, $V_{DD}$ = 3.3V $\pm$ 5%, $T_{A}$ = -40°C to 85°C

| Symbol             | Parameter                            | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------------|--------------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1          |                 | 1.0     |         | 1.4     | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1           |                 | 0       |         | 0.4     | V     |
| V <sub>OX</sub>    | Output Crossover Voltage             |                 | 0.5     |         | 0.9     | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output<br>Voltage Swing |                 | 0.6     | 1.0     | 1.4     | V     |

NOTE 1: All outputs must be terminated with  $50\Omega$  to ground.

# **AC Electrical Characteristics**

| Table 4. AC Characteristics, | $V_{DD} = 3.3V \pm 5$ | 5%, T <sub>A</sub> = -4 | 0°C to 85°C |
|------------------------------|-----------------------|-------------------------|-------------|
|------------------------------|-----------------------|-------------------------|-------------|

| Parameter                      | Symbol                    | Test Conditions        | Minimum | Typical | Maximum | Units |
|--------------------------------|---------------------------|------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>               | Output Frequency          |                        |         |         | 350     | MHz   |
| t <sub>PD</sub>                | Propagation Delay; NOTE 1 | $f \le 350 \text{MHz}$ | 1.0     |         | 1.55    | ns    |
| <i>t</i> sk(o)                 | Output Skew; NOTE 2, 3    |                        |         |         | 35      | ps    |
| <i>t</i> sk(pp)                | Part-to-Part Skew; NOTE 4 |                        |         |         | 500     | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time     | 20% to 80%             | 225     |         | 700     | ps    |
| ada                            |                           | $f \le 250 \text{MHz}$ | 40      |         | 60      | %     |
| odc                            | Output Duty Cycle         | <i>f</i> > 250MHz      | 35      |         | 65      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: All outputs must be terminated with  $50\Omega$  to ground.

NOTE 1: Measured from  $V_{DD}/2$  of the input to the differential output crossing point.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoints.

# **Parameter Measurement Information**



3.3V Core/3.3V Output Load AC Test Circuit





Part-to-Part Skew



**Propagation Delay** 



**Output Rise/Fall Time** 

Output Skew



**Output Duty Cycle/Pulse Width/Period** 

# **Application Information**

## **Recommendations for Unused Input and Output Pins**

#### **Outputs:**

#### **HSTL Outputs**

All outputs must be terminated with  $50\Omega$  to ground.

## **Schematic Example**

Figure 1 shows a schematic example of ICS85222I-02. In the example, the input is driven by a  $7\Omega$  LVCMOS driver with a series termination. The decoupling capacitor should be physically located

near the power pin. For ICS85222I-02, the unused output need to be terminated.



Figure 1. ICS85222I-02 HSTL Buffer Schematic Example



## **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS85222I-02. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS85222I-02 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \* 50mA = 173.25mW
- Power (outputs)<sub>MAX</sub> = 82.3mW/Loaded Output pair If all outputs are loaded, the total power is 2 x 82.3mW = 164.6mW

Total Power\_MAX (3.465V, with all outputs switching) = 173.3mW + 164.6mW = 337.85mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 103°C/W per Table 5 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.338W * 103^{\circ}C/W = 119.8^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer).

#### Table 5. Thermal Resitance $\theta_{JA}$ for 8-Lead SOIC, Forced Convection

| θ <sub>JA</sub> by Velocity                 |         |        |        |  |  |
|---------------------------------------------|---------|--------|--------|--|--|
| Meters per Second                           | 0       | 1      | 2.5    |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 103°C/W | 94°C/W | 89°C/W |  |  |

# RENESAS

#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load. HSTL output driver circuit and termination are shown in *Figure 2*.



Figure 2. HSTL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load.

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$\begin{split} &\mathsf{Pd}\_\mathsf{H} = (\mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}/\mathsf{R}_{\mathsf{L}}) * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) \\ &\mathsf{Pd}\_\mathsf{L} = (\mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}/\mathsf{R}_{\mathsf{L}}) * (\mathsf{V}_{\mathsf{DDO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) \end{split}$$

 $Pd_H = (1.4V/50\Omega) * (3.465V - 1.4V) = 57.8mW$  $Pd_L = (0.4V/50\Omega) * (3.465V - 0.4V) = 24.52mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 82.3mW



# **Reliability Information**

Table 6.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 8-Lead SOIC

| $\theta_{JA}$ by Velocity                   |         |        |        |  |  |
|---------------------------------------------|---------|--------|--------|--|--|
| Meters per Second                           | 0       | 1      | 2.5    |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 103°C/W | 94°C/W | 89°C/W |  |  |

## **Transistor Count**

The transistor count for ICS85222i-02 is: 411

# Package Outline and Package Dimension

Package Outline - M Suffix for 8-Lead SOIC



#### Table 7. Package Dimensions

| All    | All Dimensions in Millimeters |         |  |  |  |  |  |
|--------|-------------------------------|---------|--|--|--|--|--|
| Symbol | Minimum                       | Maximum |  |  |  |  |  |
| Ν      |                               | 8       |  |  |  |  |  |
| Α      | 1.35                          | 1.75    |  |  |  |  |  |
| A1     | 0.10                          | 0.25    |  |  |  |  |  |
| В      | 0.33                          | 1.51    |  |  |  |  |  |
| С      | 0.19                          | 0.25    |  |  |  |  |  |
| D      | 4.80                          | 5.00    |  |  |  |  |  |
| E      | 3.80                          | 4.00    |  |  |  |  |  |
| е      | 1.27                          | Basic   |  |  |  |  |  |
| Н      | 5.80                          | 6.20    |  |  |  |  |  |
| h      | 0.25                          | 0.50    |  |  |  |  |  |
| L      | 0.40                          | 1.27    |  |  |  |  |  |
| α      | 0°                            | 8°      |  |  |  |  |  |

Reference Document: JEDEC Publication 95, MS-012



# **Ordering Information**

## Table 8. Ordering Information

| Part/Order Number | Marking  | Package                 | Shipping Packaging | Temperature   |
|-------------------|----------|-------------------------|--------------------|---------------|
| ICS85222AMI-02LF  | 222AI02L | "Lead-free" 8-Lead SOIC | Tube               | -40°C to 85°C |
| ICS85222AMI-02LFT | 222AI02L | "Lead-free" 8-Lead SOIC | Tape and Reel      | -40°C to 85°C |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/