# **Motion SPM® 45 Series**

# FND43060T2

#### **General Description**

FND43060T2 is an advanced Motion SPM 45 module providing a fully-featured, high-performance inverter output stage for AC Induction, BLDC, and PMSM motors. These modules integrate optimized gate drive of the built-in IGBTs to minimize EMI and losses, while also providing multiple on-module protection features including under-voltage lockouts, over-current shutdown, thermal monitoring, and fault reporting. The built-in, high-speed HVIC requires only a single supply voltage and translates the incoming logic-level gate inputs to the high-voltage, high-current drive signals required to properly drive the module's robust short-circuit-rated IGBTs. Separate negative IGBT terminals are available for each phase to support the widest variety of control algorithms.

#### **Features**

- UL Certified No. E209204 (UL1557)
- 600 V 30 A 3-Phase IGBT Inverter with Integral Gate Drivers and Protection
- Low Thermal Resistance Using Ceramic Substrate
- Low-Loss, Short-Circuit Rated IGBTs
- Built-In Bootstrap Diodes and Dedicated Vs Pins Simplify PCB Layout
- Built-In NTC Thermistor for Temperature Monitoring
- Separate Open-Emitter Pins from Low-Side IGBTs for Three-Phase Current Sensing
- Single-Grounded Power Supply
- Isolation Rating: 4000 V<sub>rms</sub>/min
- Remove Dummy Pin

# **Applications**

• Motion Control - Home Appliance/Industrial Motor

#### **Related Resources**

- <u>AN-9084</u> Smart Power Module, Motion SPM<sup>®</sup> 45 H V3 Series User's Guide
- <u>AN-9072</u> Smart Power Module, Motion SPM<sup>®</sup> in SPM45H Thermal Performance Information
- <u>AN-9071</u> Smart Power Module Motion SPM<sup>®</sup> in SPM45H Mounting Guidance
- AN-9760 PCB Design Guidance for SPM®

#### **Integrated Power Functions**

• 600 V-30 A IGBT inverter for three-phase DC/AC power conversion (Refer to Figure 3)



# ON Semiconductor®

www.onsemi.com



# SPMAA-C26 CASE MODFC

Figure 1. Package Overview (Click to Activate 3D Content)

#### **MARKING DIAGRAM**

XXXXXXXXXX ZZZ ATYWW NNNNNNN

XXXX = Specific Device Code

ZZZ = Lot ID

AT = Assembly and Test Location

Y = Year WW = Work Week NNN = Serial Number

#### **ORDERING INFORMATION**

| Device     | Package   | Shipping      |
|------------|-----------|---------------|
| FND43060T2 | SPMAA-J26 | 12 Units/Rail |

# Integrated Drive, Protection and System Control Functions

- For inverter high-side IGBTs: gate drive circuit, high-voltage isolated high-speed level shifting control circuit Under-Voltage Lock-Out (UVLO) protection
- For inverter low-side IGBTs: gate drive circuit, Short-Circuit Protection (SCP) control supply circuit, Under-Voltage Lock-Out (UVLO) protection
- Fault signaling: corresponding to UVLO (low-side supply) and SC faults
- Input interface: active-HIGH interface, works with 3.3/5 V logic, Schmitt-trigger input

# **PIN CONFIGURATION**



Figure 2. Top View

# **PIN DESCRIPTIONS**

| Pin Number | Pin Name           | Pin Description                                                       |
|------------|--------------------|-----------------------------------------------------------------------|
| 1          | V <sub>TH</sub>    | Thermistor Bias Voltage                                               |
| 2          | R <sub>TH</sub>    | Series Resistor for the Use of Thermistor (Temperature Detection)     |
| 3          | Р                  | Positive DC-Link Input                                                |
| 4          | U                  | Output for U-Phase                                                    |
| 5          | V                  | Output for V-Phase                                                    |
| 6          | W                  | Output for W-Phase                                                    |
| 7          | N <sub>U</sub>     | Negative DC-Link Input for U-Phase                                    |
| 8          | N <sub>V</sub>     | Negative DC-Link Input for V-Phase                                    |
| 9          | N <sub>W</sub>     | Negative DC-Link Input for W-Phase                                    |
| 10         | C <sub>SC</sub>    | Capacitor (Low-Pass Filter) for Short-circuit Current Detection Input |
| 11         | V <sub>FO</sub>    | Fault Output                                                          |
| 12         | IN <sub>(WL)</sub> | Signal Input for Low-Side W-Phase                                     |
| 13         | IN <sub>(VL)</sub> | Signal Input for Low-Side V-Phase                                     |
| 14         | IN <sub>(UL)</sub> | Signal Input for Low-Side U-Phase                                     |
| 15         | COM                | Common Supply Ground                                                  |
| 16         | V <sub>DD(L)</sub> | Low-Side Common Bias Voltage for IC and IGBTs Driving                 |
| 17         | V <sub>DD(H)</sub> | High-Side Common Bias Voltage for IC and IGBTs Driving                |
| 18         | IN <sub>(WH)</sub> | Signal Input for High-Side W-Phase                                    |
| 19         | IN <sub>(VH)</sub> | Signal Input for High-Side V-Phase                                    |
| 20         | IN <sub>(UH)</sub> | Signal Input for High-Side U-Phase                                    |
| 21         | V <sub>S(W)</sub>  | High-Side Bias Voltage Ground for W-Phase IGBT Driving                |
| 22         | V <sub>B(W)</sub>  | High-Side Bias Voltage for W-Phase IGBT Driving                       |
| 23         | V <sub>S(V)</sub>  | High-Side Bias Voltage Ground for V-Phase IGBT Driving                |
| 24         | V <sub>B(V)</sub>  | High-Side Bias Voltage for V-Phase IGBT Driving                       |
| 25         | V <sub>S(U)</sub>  | High-Side Bias Voltage Ground for U-Phase IGBT Driving                |
| 26         | V <sub>B(U)</sub>  | High-Side Bias Voltage for U-Phase IGBT Driving                       |

# INTERNAL EQUIVALENT CIRCUIT AND INPUT/OUTPUT PINS



#### NOTES:

- 1. Inverter high-side is composed of three IGBTs, freewheeling diodes, and one control IC for each IGBT.
- Inverter low-side is composed of three IGBTs, freewheeling diodes, and one control IC for each IGBT. It has gate drive and protection functions.
- 3. Inverter power side is composed of four inverter DC-link input terminals and three inverter output terminals.

Figure 3. Internal Block Diagram

# ABSOLUTE MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise specified)

| Symbol                 | Parameter                                                                                                                        | Conditions                                                                                                                                        | Rating                     | Unit             |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|
| NVERTER PAI            | RT                                                                                                                               | ·                                                                                                                                                 |                            |                  |
| V <sub>PN</sub>        | Supply Voltage                                                                                                                   | Applied between P-N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                                                                                | 450                        | V                |
| V <sub>PN(Surge)</sub> | Supply Voltage (Surge)                                                                                                           | Applied between P-N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                                                                                | 500                        | V                |
| V <sub>CES</sub>       | Collector-Emitter Voltage                                                                                                        |                                                                                                                                                   | 600                        | V                |
| ±l <sub>C</sub>        | Each IGBT Collector Current                                                                                                      | T <sub>C</sub> = 25°C, T <sub>J</sub> < 150°C                                                                                                     | 30                         | Α                |
| ±I <sub>CP</sub>       | $\pm I_{CP}$ Each IGBT Collector Current (Peak) $T_{C} = 25^{\circ}C$ , $T_{J} < 150^{\circ}C$ , Under 1 ms Pulse Width (Note 1) |                                                                                                                                                   | 60                         | Α                |
| P <sub>C</sub>         | Collector Dissipation                                                                                                            | T <sub>C</sub> = 25°C per One Chip (Note 1)                                                                                                       | 59                         | W                |
| $T_J$                  | Operating Junction Temperature                                                                                                   |                                                                                                                                                   | <b>−40</b> ~ <b>150</b>    | °C               |
| CONTROL PAR            | र र                                                                                                                              |                                                                                                                                                   |                            |                  |
| $V_{DD}$               | Control Supply Voltage                                                                                                           | Applied between V <sub>DD(H)</sub> , V <sub>DD(L)</sub> – COM                                                                                     | 20                         | V                |
| $V_{BS}$               | High-Side Control Bias Voltage                                                                                                   | Applied between $V_{B(U)} - V_{S(U)}$ , $V_{B(V)} - V_{S(V)}$ , $V_{B(W)} - V_{S(W)}$                                                             | 20                         | V                |
| V <sub>IN</sub>        | Input Signal Voltage                                                                                                             | Applied between IN <sub>(UH)</sub> , IN <sub>(VH)</sub> , IN <sub>(WH)</sub> , IN <sub>(UL)</sub> , IN <sub>(VL)</sub> , IN <sub>(WL)</sub> – COM | $-0.3 \sim V_{DD} + 0.3$   | V                |
| $V_{FO}$               | Fault Output Supply Voltage                                                                                                      | Applied between V <sub>FO</sub> – COM                                                                                                             | $-0.3 \sim V_{DD} + 0.3$   | V                |
| I <sub>FO</sub>        | Fault Output Current                                                                                                             | Sink Current at V <sub>FO</sub> pin                                                                                                               | 1                          | mA               |
| V <sub>SC</sub>        | Current Sensing Input Voltage                                                                                                    | Applied between C <sub>SC</sub> – COM                                                                                                             | −0.3~ V <sub>DD</sub> +0.3 | V                |
| OOTSTRAP I             | DIODE PART                                                                                                                       |                                                                                                                                                   |                            |                  |
| $V_{RRM}$              | Maximum Repetitive Reverse Voltage                                                                                               |                                                                                                                                                   | 600                        | V                |
| l <sub>F</sub>         | Forward Current                                                                                                                  | T <sub>C</sub> = 25°C, T <sub>J</sub> < 150°C                                                                                                     | 0.50                       | Α                |
| I <sub>FP</sub>        | Forward Current (Peak)                                                                                                           | T <sub>C</sub> = 25°C, T <sub>J</sub> < 150°C, Under 1 ms<br>Pulse Width (Note 1)                                                                 | 2.0                        | Α                |
| TJ                     | Operating Junction Temperature                                                                                                   |                                                                                                                                                   | <b>−40</b> ~ 150           | °C               |
| OTAL SYSTE             | М                                                                                                                                |                                                                                                                                                   |                            |                  |
| V <sub>PN(PROT)</sub>  | Self-Protection Supply Voltage Limit (Short-Circuit Protection Capability)                                                       | $V_{DD} = V_{BS} = 13.5 \text{ V} \sim 16.5 \text{ V}$<br>$T_J = 150^{\circ}\text{C}$ , Non-repetitive, < 2 $\mu \text{s}$                        | 400                        | V                |
| T <sub>C</sub>         | Module Case Operation Temperature                                                                                                | See Figure 2                                                                                                                                      | <b>−40</b> ~ <b>125</b>    | °C               |
| T <sub>STG</sub>       | Storage Temperature                                                                                                              |                                                                                                                                                   | <b>−40</b> ~ <b>125</b>    | °C               |
| V <sub>ISO</sub>       | Isolation Voltage                                                                                                                | 60 Hz, Sinusoidal, AC 1 minute,<br>Connect Pins to Heat Sink Plate (Note 3)                                                                       | 2000                       | V <sub>rms</sub> |
|                        | •                                                                                                                                |                                                                                                                                                   |                            |                  |

#### THERMAL RESISTANCE

| Symbol         | Parameter           | Conditions                          | Min. | Тур. | Max. | Unit |
|----------------|---------------------|-------------------------------------|------|------|------|------|
| $R_{th(j-c)Q}$ | Resistance (Note 2) | Inverter IGBT Part (per 1/6 module) | -    | -    | 2.1  | °C/W |
| $R_{th(j-c)F}$ |                     | Inverter FWDi Part (per 1/6 module) | -    | -    | 2.8  | °C/W |

These values had been made an acquisition by the calculation considered to design factor.
 For the measurement point of case temperature (T<sub>C</sub>), please refer to Figure 2.
 For Recommended Heat–Sink Design, please see Figure 11. If do not follow Recommended, Viso is 2000 Vrms.

# **ELECTRICAL CHARACTERISTICS – INVERTER PART** (T<sub>J</sub> = 25°C unless otherwise specified)

|    | Symbol               | Parameter                                 | Cond                                                               | itions                                       | Min. | Тур. | Max. | Unit |
|----|----------------------|-------------------------------------------|--------------------------------------------------------------------|----------------------------------------------|------|------|------|------|
|    | V <sub>CE(SAT)</sub> | Collector – Emitter Saturation<br>Voltage | V <sub>DD</sub> = V <sub>BS</sub> = 15 V,<br>V <sub>IN</sub> = 5 V | I <sub>C</sub> = 30 A, T <sub>J</sub> = 25°C | -    | 1.65 | 2.25 | V    |
|    | V <sub>F</sub>       | FWDi Forward Voltage                      | V <sub>IN</sub> = 0 V                                              | I <sub>F</sub> = 30 A, T <sub>J</sub> = 25°C | -    | 2.00 | 2.60 | V    |
| HS | t <sub>ON</sub>      | Switching Times                           | $V_{PN} = 300 \text{ V}, V_{DD} = V_{I}$                           | <sub>BS</sub> = 15 V, I <sub>C</sub> = 30 A, | 0.45 | 0.85 | 1.35 | μs   |
|    | t <sub>C(ON)</sub>   |                                           | $T_J = 25^{\circ}C$<br>$V_{IN} = 0 V \Leftrightarrow 5 V$ , Indu   | ictive Load                                  | _    | 0.20 | 0.50 | μs   |
|    | toff                 |                                           | (Note 4)                                                           | (Note 4)                                     |      | 0.70 | 1.20 | μs   |
|    | t <sub>C(OFF)</sub>  |                                           |                                                                    |                                              |      | 0.15 | 0.45 | μs   |
|    | t <sub>rr</sub>      |                                           |                                                                    |                                              | _    | 0.10 | _    | μs   |
| LS | t <sub>ON</sub>      |                                           | $V_{PN} = 300 \text{ V}, V_{DD} = V_{I}$                           | <sub>BS</sub> = 15 V, I <sub>C</sub> = 30 A, | 0.5  | 0.90 | 1.40 | μs   |
|    | t <sub>C(ON)</sub>   |                                           | $T_J = 25^{\circ}C$<br>$V_{IN} = 0 V \Leftrightarrow 5 V$ , Indu   | ıctive Load                                  | _    | 0.30 | 0.60 | μs   |
|    | t <sub>OFF</sub>     |                                           | (Note 4)                                                           |                                              | _    | 0.80 | 1.30 | μs   |
|    | t <sub>C(OFF)</sub>  |                                           |                                                                    |                                              | _    | 0.15 | 0.45 | μs   |
|    | t <sub>rr</sub>      |                                           |                                                                    |                                              | _    | 0.15 | _    | μs   |
|    | I <sub>CES</sub>     | Collector–Emitter Leakage<br>Current      | V <sub>CE</sub> = V <sub>CES</sub>                                 |                                              | -    | _    | 1    | mA   |

<sup>4.</sup> t<sub>ON</sub> and t<sub>OFF</sub> include the propagation delay of the internal drive IC. t<sub>C(ON)</sub> and t<sub>C(OFF)</sub> are the switching time of IGBT itself under the given gate driving condition internally. For the detailed information, please see Figure 4.



Figure 4. Switching Time Definition



Figure 5. Switching Loss Characteristics (Typical)

#### **CONTROL PART**

| Symbol               | Parameter                                | Conditions                                                                                                                                |                                                                                                           | Min. | Тур. | Max. | Unit |
|----------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>QDDH</sub>    | Quiescent V <sub>DD</sub> Supply Current | V <sub>DD(H)</sub> = 15 V,<br>IN <sub>(UH,VH,WH)</sub> = 0 V                                                                              | V <sub>DD(H)</sub> – COM                                                                                  | -    | -    | 0.10 | mA   |
| I <sub>QDDL</sub>    |                                          | $V_{DD(L)} = 15 \text{ V},$<br>$IN_{(UL,VL,WL)} = 0 \text{ V}$                                                                            | V <sub>DD(L)</sub> – COM                                                                                  | -    | -    | 2.65 | mA   |
| I <sub>PDDH</sub>    | Operating V <sub>DD</sub> Supply Current | V <sub>DD(H)</sub> = 15 V, f <sub>PWM</sub> = 20 kHz,<br>duty = 50%, Applied to one<br>PWM Signal Input for High–Side                     | V <sub>DD(H)</sub> – COM                                                                                  | -    | -    | 0.15 | mA   |
| I <sub>PDDL</sub>    |                                          | VDD <sub>(L)</sub> = 15 V, f <sub>PWM</sub> = 20 kHz,<br>duty = 50%, Applied to one<br>PWM Signal Input for Low–Side                      | V <sub>DD(L)</sub> – COM                                                                                  | -    | -    | 4.00 | mA   |
| I <sub>QBS</sub>     | Quiescent V <sub>BS</sub> Supply Current | V <sub>BS</sub> = 15 V,<br>IN <sub>(UH,VH.WH)</sub> = 0 V                                                                                 | $ \begin{aligned} &V_{B(U)} - V_{S(U)}, \\ &V_{B(V)} - V_{S(V)}, \\ &V_{B(W)} - V_{S(W)}, \end{aligned} $ | -    | -    | 0.30 | mA   |
| I <sub>PBS</sub>     | Operating V <sub>BS</sub> Supply Current | $V_{DD} = V_{BS} = 15 \text{ V},$<br>$f_{PWM} = 20 \text{ kHz}, \text{ duty} = 50\%,$<br>Applied to one PWM Signal<br>Input for High–Side | $\label{eq:VB(U) - VS(U), VB(V) - VS(V), VB(W) - VS(W), VB(W) - VS(W),} V_{B(W)} - V_{S(W)},$             | -    | -    | 2.00 | mA   |
| V <sub>FOH</sub>     | Fault Output Voltage                     | $V_{SC}$ = 0 V, $V_{FO}$ Circuit: 4.7 k $\Omega$ to 5                                                                                     | 5 V Pull-up                                                                                               | 4.5  | -    | _    | V    |
| V <sub>FOL</sub>     |                                          | $V_{SC}$ = 1 V, $V_{FO}$ Circuit: 4.7 k $\Omega$ to 5                                                                                     | 5 V Pull-up                                                                                               | -    | -    | 0.5  | V    |
| V <sub>SC(ref)</sub> | Short Circuit Trip Leve                  | V <sub>DD</sub> = 15 V (Note 5)                                                                                                           | C <sub>SC</sub> -COM                                                                                      | 0.45 | 0.50 | 0.55 | V    |
| UV <sub>DDD</sub>    | Supply Circuit Under-Voltage             | Detection Level                                                                                                                           | •                                                                                                         | 10.5 | _    | 13.0 | V    |
| UV <sub>DDR</sub>    | Protection                               | Reset Level                                                                                                                               |                                                                                                           | 11.0 | -    | 13.5 | V    |
| UV <sub>BSD</sub>    |                                          | Detection Level                                                                                                                           |                                                                                                           | 10.0 | -    | 12.5 | V    |
| UV <sub>BSR</sub>    | 1                                        | Reset Level                                                                                                                               |                                                                                                           | 10.5 | -    | 13.0 | V    |
| t <sub>FOD</sub>     | Fault-Out Pulse Width                    |                                                                                                                                           |                                                                                                           |      | -    | _    | μs   |
| V <sub>IN(ON)</sub>  | ON Threshold Voltage                     | Applied between $IN_{(UH)}$ , $IN_{(VH)}$ , $IN_{(WH)}$ , $IN_{(UL)}$ , $IN_{(UL)}$ , $IN_{(VL)}$ , $IN_{(WL)}$ – $COM$                   |                                                                                                           | -    | _    | 2.6  | V    |
| V <sub>IN(OFF)</sub> | OFF Threshold Voltage                    |                                                                                                                                           |                                                                                                           | 0.8  | _    | -    | V    |
| R <sub>TH</sub>      | Resistance of Thermistor                 | @ T <sub>TH</sub> = 25°C (Note 6)                                                                                                         |                                                                                                           | -    | 47   | -    | kΩ   |
|                      |                                          | @ T <sub>TH</sub> = 100°C                                                                                                                 |                                                                                                           | -    | 2.9  | -    | kΩ   |

<sup>5.</sup> Short-circuit current protection os functioning only at the low-sides.
6. T<sub>TH</sub> is the temperature of thermister itself. To know case temperature (T<sub>C</sub>), please make the experiment considering your application.



Figure 6. R-T Curve of the Built-In Thermistor

# **BOOTSTRAP DIODE PART**

| Symbol          | Parameter             | Conditions                                                           | Min. | Тур. | Max. | Unit |
|-----------------|-----------------------|----------------------------------------------------------------------|------|------|------|------|
| $V_{F}$         | Forward Voltage       | I <sub>F</sub> = 0.1 A, T <sub>C</sub> = 25°C                        | -    | 2.5  | -    | V    |
| t <sub>rr</sub> | Reverse-Recovery Time | $I_F = 0.1 \text{ A}, \ dI_F/dt = 50 \ A/\mu s, \ T_J = 25^{\circ}C$ | -    | 80   | _    | ns   |



NOTE: Built-in bootstrap diode includes around 15  $\Omega$  resistance characteristic.

Figure 7. Built-In Bootstrap Diode Characteristics

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                                        | Parameter                                 | Conditions                                                                                       | Min. | Тур. | Max. | Unit |
|-----------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>PN</sub>                               | Supply Voltage                            | Applied between P - N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                             | -    | 300  | 400  | V    |
| $V_{DD}$                                      | Control Supply Voltage                    | Applied between V <sub>DD(H)</sub> – COM, V <sub>DD(L)</sub> – COM                               |      | 15.0 | 16.5 | V    |
| V <sub>BS</sub>                               | High-Side Bias Voltage                    | Applied between $V_{B(U)} - V_{S(U)}$ , $V_{B(V)} - V_{S(V)}$ , $V_{B(W)} - V_{S(W)}$            |      | 15.0 | 18.5 | V    |
| dV <sub>DD</sub> /dt,<br>dV <sub>BS</sub> /dt | Control Supply Variation                  |                                                                                                  | -1   | -    | 1    | V/μs |
| t <sub>dead</sub>                             | Blanking Time for Preventing<br>Arm-Short | For Each Input Signal                                                                            |      | -    | _    | μs   |
| f <sub>PWM</sub>                              | PWM Input Signal                          | $-40^{\circ}C \le T_C \le 150^{\circ}C, -40^{\circ}C \le T_J \le 150^{\circ}C$                   | -    | -    | 20   | kHz  |
| V <sub>SEN</sub>                              | Voltage for Current Sensing               | Applied between N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub> – COM (Including Surge Voltage) |      | -    | 4    | V    |
| PW <sub>IN(ON)</sub>                          | Minimum Input Pulse Width                 | V <sub>DD</sub> = V <sub>BS</sub> = 15 V, I <sub>C</sub> ≤ 60 A, Wiring Inductance               | 1.2  | _    | -    | μS   |
| PW <sub>IN(OFF)</sub>                         |                                           | between $N_U$ , $N_V$ , $N_W$ and DC Link N < 10 nH (Note 7)                                     |      | -    | -    |      |
| T <sub>J</sub>                                | Junction Temperature                      |                                                                                                  | -40  | -    | 150  | °C   |

<sup>7.</sup> This product might not make response if input pulse width is less than the recommended value.



NOTE: This allowable output current value is the reference data for the safe operation of this product. This may be different from the actual application and operating condition

Figure 8. Allowable Maximum Output Current

#### **MECHANICAL CHARACTERISTICS AND RATINGS**

|                 |                    |                     | Value |       |      |       |
|-----------------|--------------------|---------------------|-------|-------|------|-------|
| Parameter       | Cor                | Conditions          |       | Тур.  | Max. | Unit  |
| Device Flatness | See Figure 9       | See Figure 9        |       | -     | +120 | μm    |
| Mounting Torque | Mounting Screw: M3 | Recommended 0.7 N∙m | 0.6   | 0.7   | 0.8  | N∙m   |
|                 | See Figure 10      |                     | 6.2   | 7.1   | 8.1  | kg∙cm |
| Weight          |                    | <u> </u>            | -     | 11.00 | -    | g     |



Figure 9. Flatness Measurement Position

Pre-Screwing: 1 à 2 Final Screwing: 2 à 1



Figure 10. Mounting Screws Torque Order



Figure 11. Recommended Heat-Sink Design

# NOTES:

- 8. Do not make over torque when mounting screws. Much mounting torque may cause ceramic cracks, as well as bolts and Al heat-sink destruction.
- 9. Avoid one side tightening stress. Figure 10 shows the recommended torque order for mounting screws. Uneven mounting can cause the ceramic substrate of the SPM 45 package to be damaged. The pre–screwing torque is set to 20 ~ 30% of maximum torque rating.

#### TIME CHARTS OF PROTECTIVE FUNCTION



- a1: Control supply voltage rises: after the voltage rises UVDDR, the circuits start to operate when next input is applied.
- a2: Normal operation: IGBT ON and carrying current.
- a3: Under voltage detection ( $UV_{DDD}$ ).
- a4: IGBT OFF in spite of control input condition.
- a5: Fault output operation starts.
- a6: Under voltage reset (UV<sub>DDR</sub>).
- a7: Normal operation: IGBT ON and carrying current.

Figure 12. Under-Voltage Protection (Low-Side)



- b1: Control supply voltage rises: after the voltage reaches UV<sub>BSR</sub>, the circuits start to operate when next input is applied.
- b2: Normal operation: IGBT ON and carrying current.
- b3: Under voltage detection (UV<sub>BSD</sub>).
- b4: IGBT OFF in spite of control input condition, but there is no fault output signal.
- b5: Under voltage reset (UV<sub>BSR</sub>).
- b6: Normal operation: IGBT ON and carrying current...

Figure 13. Under-Voltage Protection (High-Side)



(with the external sense resistance and CR connection)

- c1: Normal operation: IGBT ON and carrying current.
- c2: Short-circuit current detection (SC trigger).
- c3: Hard IGBT gate interrupt.
- c4: IGBT turns OFF.
- c5: Input "LOW":IGBT OFF state.
- c6: Input "HIGH": IGBT ON state, but during the active period of fault output the IGBT doesn't turn ON.
- c7: IGBT OFF state.
- c8: Normal operation: IGBT ON and carrying current.

Figure 14. Short-Circuit Protection (Low-Side Operation Only)

# MCU R<sub>PF</sub> = 10 kΩ SPM IN<sub>(UH)</sub>, IN<sub>(VH)</sub>, IN<sub>(WH)</sub> IN<sub>(UL)</sub>, IN<sub>(VL)</sub>, IN<sub>(WL)</sub>

#### INPUT/OUTPUT INTERFACE CIRCUIT

#### NOTE:

10. RC coupling at each input (parts shown dotted) might change depending on the PWM control scheme in the application and the wiring impedance of the application's printed circuit board. The input signal section of the Motion SPM 45 product integrates a 5 kΩ (typ.) pull–down resistor. Therefore, when using an external filtering resistor, pay attention to the signal voltage drop at input terminal.

Figure 15. Recommended MCU I/O Interface Circuit



#### NOTES:

- 11. To avoid malfunction, the wiring of each input should be as short as possible. (less than 2-3 cm).
- 12. V<sub>FO</sub> output is open-drain type. The signal line should be pulled up to the positive side of the MCU or control power supply with a resistor that makes I<sub>FO</sub> up to 1 mA.
- 13.  $C_{SP15}$  of around seven times larger than bootstrap capacitor  $C_{BS}$  is recommended.
- 14. Input signal is active–HIGH type. There is a 5 k $\Omega$  resistor inside the IC to pull–down each input signal line to GND. RC coupling circuits is recommended for the prevention of input signal oscillation. R<sub>S</sub>C<sub>PS</sub> time constant should be selected in the range 50 ~ 150 ns (recommended R<sub>S</sub> = 100  $\Omega$ , C<sub>PS</sub> = 1 nF).
- 15. To prevent errors of the protection function, the wiring around  $R_F$  and  $C_{SC}$  should be as short as possible
- 16. In the short–circuit protection circuit, please select the  $R_F C_{SC}$  time constant in the range 1.5 ~ 2  $\mu$ s. Do enough evaluation on the real system because short–circuit protection time may vary wiring pattern layout and value of the  $R_F C_{SC}$  time constant.
- 17. The connection between control GND line and power GND line which includes the N<sub>U</sub>, N<sub>V</sub>, N<sub>W</sub> must be connected to only one point. Please do not connect the control GND to the power GND by the broad pattern. Also, the wiring distance between control GND and power GND should be as short as possible.
- 18. Each capacitor should be mounted as close to the pins of the Motion SPM 45 product as possible.
- 19. To prevent surge destruction, the wiring between the smoothing capacitor and the P & GND pins should be as short as possible. The use of a high-frequency non-inductive capacitor of around 0.1 ~ 0.22 µs between the P and GND pins is recommended.
- 20. Relays are used in almost every systems of electrical equipment in home appliances. In these cases, there should be sufficient distance between the MCU and the relays.
- 21. The zener diode or transient voltage suppressor should be adopted for the protection of ICs from the surge destruction between each pair of control supply terminals (recommended zener diode is 22 V/1 W. which has the lower zener impedance characteristic than about 15 Ω).
- 22. Please choose the electrolytic capacitor with good temperature characteristic in  $C_{BS}$ . Also choose 0.1 ~ 0.2  $\mu F$  R-category ceramic capacitors with good temperature and frequency characteristics in  $C_{BSC}$ .

Figure 16. Typical Application Circuit

SPM is registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

**DATE 31 JAN 2017** 

# SPMAA-C26 / 26LD, PDD STD CERAMIC TYPE, LONG LEAD DUAL FORM TYPE

CASE MODFC ISSUE O







NOTES: UNLESS OTHERWISE SPECIFIED

- A) THIS PACKAGE DOES NOT COMPLY

  TO ANY CURRENT PACKAGING STANDARD
  - ALL DIMENOLONIC ADE INLAMILLIMETERS
- B) ALL DIMENSIONS ARE IN MILLIMETERS
- C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS

D)() IS REFERENCE







# LAND PATTERN RECOMMENDATIONS

| DOCUMENT NUMBER: | 98AON13555G           | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |
|------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| DESCRIPTION:     | SPMAA-C26 / 26LD, PDD | SPMAA-C26 / 26LD, PDD STD CERAMIC TYPE, LONG LEAD DUAL                                                                                                                       |  |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative