# **4GB – 512M x 72 DDR3 SDRAM 1.5V – 543 PBGA Multi-Chip Package**



*W3J512M72G-XPBX*

#### **FEATURES**

- DDR3 Data Rate = 800, 1066, 1333, 1600 Mb/s
- Packages:
	- 543 Plastic Ball Grid Array (PBGA), 23 x 32mm
	- 1.0mm pitch
	- Moisture Sensitivity Level (MSL): 3
- Supply Voltage = 1.5V
- 1.5V center terminated push/pull I/O
- Differential bidirectional data strobe
- $\blacksquare$  Differential clock inputs (CK, CK#)
- 8n-bit prefetch architecture
- Eight internal banks
- Fixed Burst length (BL) of 8 and Burst Chop (BC) of 4
- Selectable BC4 or BL8 on-the-fly (OTF)
- Auto Refresh and Self Refresh Modes
- Nominal and dynamic On Die Termination (ODT)
- **Programmable CAS read latency (CL)**
- Posted CAS additive latency (AL)
- Programmable CAS write latency (CWL) based on tck
- **Network** Write leveling
- Commercial, industrial and military temperature ranges
- Organized as 1 rank of 512M x 72 (512M x 64 also available)
- Lower voltage (1.35V) option available in same packages. Refer to W3J512M72K data sheet.

#### **BENEFITS**

- 44%\*\* Space savings vs. FBGA
- Reduced part count
- 23% I/O reduction vs. FBGA

## **FIGURE 1 – DENSITY COMPARISONS**



■ Address/control terminations included Differential clock terminations included

 $\blacksquare$  Suitable for hi-reliability applications **Enhanced thermal management** 

**Built-in decoupling** 

included)

W3J128M72G

\* This product is subject to change without notice. \*\* Not including terminations and decoupling.

■ Output drive calibration resistors (RZQ) included

■ Footprint compatible with lower density device

 $\blacksquare$  Reduced trace lengths for lower parasitic capacitance

■ Designed as "SODIMM in a BGA" – routed/designed as a DIMM (flyby, length matching) and all terminations included. The first true x72 DIMM in a single BGA package (SPD not



#### **FIGURE 2 – FUNCTIONAL BLOCK DIAGRAM FOR W3J512M72G-XPBX**



## W3J512M72G-XPBX

#### **FIGURE 3 – PIN CONFIGURATION**

#### **TOP VIEW**



NOTE: Mechanical balls TM-A to TM-D and TM-E to TM-H are NC.

#### **TABLE 1 – BALL DESCRIPTIONS**



## **DESCRIPTION**

The 36Gb DDR3 SDRAM is a high-speed CMOS, dynamic randomaccess memory containing nine 4Gb, (4,294,967,296) bit chips. Each of the nine chips in the MCP are internally configured as 8-bank DRAM. The block diagram of the device is shown in Figure 2. Ball assignments and are shown in Figure 3.

The 36Gb DDR3 SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is a 8*n*-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access for the 36Gb DDR3 SDRAM consists of a single 8*n*-bit-wide, one-clock-cycle data transfer at the internal DRAM core and eight corresponding *n*-bit-wide, one-half-clock-cycle data transfers at the I/O balls.

A differential data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is center-aligned with data for writes. The read data is transmitted by the DDR3 SDRAM and edge-aligned to the data strobes.

The 36Gb DDR3 SDRAM operates from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered in the first rising edge of "DQS" after the "WRITE" preamble, and output data is referenced on the first rising edge of "DQS" after the "READ" preamble.

Read and write accesses to the DDR3 SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVATE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVATE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access.

DDR3 SDRAM use "READ" and "WRITE" BL8 and "BC4" An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.

As with standard DDR SDRAMs, the pipelined, multibank architecture of DDR3 SDRAMs allows for concurrent operation, thereby providing high, effective bandwidth by hiding row precharge and activation time.

A self refresh mode is provided, along with a power-saving powerdown mode.

#### **GENERAL NOTES**

- The functionality and the timing specifications discussed in this data sheet are for the DLL-enabled mode of operation. (normal operation)
- Throughout the data sheet, the various figures and text refer to DQs as "DQ." The DQ term is to be interpreted as any and all DQ collectively, unless specifically stated otherwise. The terms "DQS" and "CK" found throughout the data sheet are to be interpreted as DQS, DQS# and CK, CK# respectively, unless specifically stated otherwise.
- Complete functionality is described throughout the document and any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements.
- Any specific requirement takes precedence over a general statement.
- Any functionality not specifically stated here within is considered illegal, and not supported and can result in unknown operations.

## **INITIALIZATION**

DDR3 SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. The following sequence is required for power up and initialization and is shown in Figure 4.

1. Applying power; RST# is recommended to be below 0.2 x V<sub>CCQ</sub> during power ramp to ensure the outputs remain disabled (HIGH-Z) and ODT off  $(R_{TT}$  is also HIGH-Z). All other inputs, including ODT, may be undefined.

During power up, either of the following conditions may exist and must be met:

Condition A:

- Vcc and Vcco are driven from a single-power converter output and are ramped with a maximum delta voltage between them of ΔV ≤ 300mV. Slope reversal of any power supply signal is allowed. The voltage levels on all balls other than Vcc, Vcco, Vss, Vsso must be less than or equal to  $V_{CCQ}$  and  $V_{CC}$  on one side, and must be greater than or equal to Vsso and Vss on the other side.
- Both  $V_{CC}$  and  $V_{CCQ}$  power supplies ramp to  $V_{CC}$  (MIN) and  $V_{CCQ}$  (MIN) within t<sub>VDDPR</sub> = 200ms.
- VREFDQ tracks V<sub>CC</sub>  $\times$  0.5, VREFCA tracks V<sub>CC</sub>  $\times$  0.5.
- $\cdot$  V<sub>TT</sub> is limited to 0.95V when the power ramp is complete and is not applied directly to the DRAM components; however, tyrp should be greater than or equal to zero to avoid device latchup.

Condition B:

- Vcc may be applied before or at the same time as Vcco.
- $V_{CCQ}$  may be applied before or at the same time as  $V_{TT}$ , VREFDQ, and VREFCA.
- No slope reversals are allowed in the power supply ramp for this condition.
- 2. Until stable power, maintain RST# LOW to ensure the outputs remain disabled (High-Z). After the power is stable, RST# must be LOW for at least 200μs to begin the initialization process. ODT will remain in the High-Z state while RST# is LOW and until CKE is registered HIGH.
- 3. CKE must be LOW 10ns prior to RST# transitioning HIGH.
- 4. After RST# transitions HIGH, wait 500μs (minus one clock) with CKE LOW.
- 5. After this CKE LOW time, CKE may be brought HIGH (synchronously) and only NOP or DES commands may be issued. The clock must be present and valid for at least 10ns (and a minimum of five clocks) and ODT must be driven LOW at least tis prior to CKE being registered HIGH. When CKE is registered HIGH, it must be continuously registered HIGH until the full initialization process is complete.
- 6. After CKE is registered HIGH and after  $t_{\text{XPR}}$  has been satisfied, MRS commands may be issued. Issue an MRS (LOAD MODE) command to MR2 with the applicable settings (provide LOW to BA2 and BA0 and HIGH to BA1).
- 7. Issue an MRS command to MR3 with the applicable settings.
- Issue an MRS command to MR1 with the applicable settings, including enabling the DLL and configuring ODT.
- 9. Issue an MRS command to MR0 with the applicable settings, including a DLL RESET command.  $t_{\text{DLLK}}$  (512) cycles of clock input are required to lock the DLL.
- 10. Issue a ZQCL command to calibrate RTT and RON values for the process voltage temperature (PVT). Prior to normal operation, tzqinit must be satisfied.
- 11. When  $t_{\text{DLLK}}$  and  $t_{\text{ZQINT}}$  have been satisfied, the DDR3 SDRAM will be ready for normal operation.







## **MODE REGISTERS**

Mode registers (MR0–MR3) are used to define various modes of programmable operations of the DDR3 SDRAM. A mode register is programmed via the MODE REGISTER SET (MRS) command during initialization, and it retains the stored information (except for MR0[8] which is self-clearing) until it is either reprogrammed, RST# goes LOW, or until the device loses power. Contents of a mode register can be altered by re-executing the MRS command. If the user chooses to modify only a subset of the mode register's variables, all variables must be programmed when the MRS command is issued. Reprogramming the mode register will not alter the contents of the memory array, provided it is performed correctly. The MRS command can only be issued (or reissued) when all banks are idle and in the precharged state ( $t_{RP}$  is satisfied and no data bursts are in progress). After an MRS command has been issued, two parameters must be satisfied: t<sub>MRD</sub> and t<sub>MOD</sub>. The controller must wait t<sub>MRD</sub> before initiating any subsequent MRS commands The controller must also wait t<sub>MOD</sub> before initiating any non-MRS commands (excluding NOP and DES). The DRAM requires t<sub>MOD</sub> in order to update the requested features, with the exception of DLL RESET, which requires additional time. Until t<sub>MOD</sub> has been satisfied. the updated features are to be assumed unavailable.

## **MODE REGISTER 0 (MR0)**

The base register, MR0, is used to define various DDR3 SDRAM modes of operations. These definitions include the selection of a burst length, burst type, CAS latency, operating mode, DLL RESET, write recovery, and precharge power-down mode.

## **BURST LENGTH**

Burst length is defined by MR0[1: 0]. (see figure 9) Read and write accesses to the DDR3 SDRAM are burst-oriented, with the burst length being programmable to "4" (chop mode), "8" (fixed), or selectable using A12 during a READ/WRITE command (on-the-fly). The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. When MR0[1:0] is set to "01" during a READ/ WRITE command, if A12 = 0, then BC4 (chop) mode is selected. If  $A12 = 1$ , then BL8 mode is selected. Specific timing diagrams, and turnaround between READ/WRITE, are shown in the READ/ WRITE sections of this document. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A[i:2] when the burst length is set to "4" and by A[i:3] when the burst length is set to "8" (where Ai is the most significant column address bit for a given configuration). The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. The programmed burst length applies to both READ and WRITE bursts.

## **BURST TYPE**

Accesses within a given burst may be programmed to either a sequential or an interleaved order. The burst type is selected via MR0[3], as shown in Figure 6. The ordering of accesses within a burst is determined by the burst length, the burst type, and the starting column address, as shown in Table 4. DDR3 only supports 4-bit burst chop and 8-bit burst access modes. Full interleave address ordering is supported for READs, while WRITEs are restricted to nibble (BC4) or word (BL8) boundaries.

## **DLL RESET**

DLL RESET is defined by MR0[8] (see Figure 6). Programming MR0[8] to "1" activates the DLL RESET function. MR0[8] is selfclearing, meaning it returns to a value of "0" after the DLL RESET function has been initiated. Anytime the DLL RESET function is initiated, CKE must be HIGH and the clock held stable for 512  $(t<sub>DLLK</sub>)$  clock cycles before a READ command can be issued. This is to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in invalid output timing specifications, such as  $t_{DQSCK}$  timings.

## **WRITE RECOVERY**

WRITE recovery time is defined by MR0[11:9] (see Figure 6). Write recovery values of 5, 6, 7, 8, 10, 12 or 14 may be used by programming MR0[11:9]. The user is required to program the correct value of write recovery and is calculated by dividing two (ns) by  $t_{CK}$  (ns) and rounding up a non integer value to the next  $integer: WR$  (cycles) = roundup (twn  $[ns]/t_{CK}$  [ns]).

#### **PRECHARGE POWER-DOWN (PRECHARGE PD)**

The precharge PD bit applies only when precharge power-down mode is being used. When MR0[12] is set to "0," the DLL is off during precharge power-down providing a lower standby current mode; however,  $t_{\text{XPDLL}}$  must be satisfied when exiting. When MR0[12] is set to "1," the DLL continues to run during precharge power-down mode to enable a faster exit of precharge power-down mode; however,  $t_{XP}$  must be satisfied when exiting.

# **CAS LATENCY (CL)**

The CAS latency (CL) is defined by MR0[6:4], as shown in Figure 6. CL is the delay, in clock cycles, between the internal READ command and the availability of the first bit of output data. The CL can be set to 5, 6, 7, 8, 9, 10, 11, 12, or 13. DDR3 SDRAM does not support any half-clock latencies.

## **MODE REGISTER 1 (MR1)**

The mode register 1 (MR1) controls additional functions and features not available in the other mode registers: Q OFF (OUTPUT DISABLE), TDQS (for the x8 configuration only, DLL ENABLE/DLL DISABLE, R<sub>TT\_NOM</sub> value (ODT), WRITE LEVELING, POSTED CAS ADDITIVE latency, and OUTPUT DRIVE STRENGTH. These functions are controlled via the bits shown in Figure 8. The MR1 register is programmed via the MRS command and retains the stored informations until it is reprogrammed, until RESET# goes LOW, or until the device loses power. Reprogramming the MR1 register will not alter the contents of the memory array, provided it is performed correctly.





**TABLE 2 – BURST ORDER**



NOTES:

1. Internal read and write operations start at the same point in time for BC4 as they do for BL8

2. Z = Data strobe output drives are in tri-state

3. V = A valid logic level (0 or 1), but the respective input buffer ignores level-on input pins

 $4. X = "Don't care".$ 

Downloaded from **[Arrow.com.](http://www.arrow.com)** 

The MR1 register must be loaded when all banks are idle and no bursts are in progress. The controller must satisfy the specified timing parameters.  $t_{\text{MRD}}$  and  $t_{\text{MOD}}$  before initiating a subsequent operation

## **DLL ENABLE/DLL DISABLE**

The DLL may be enabled or disabled by programming MR1[0] during the LOAD MODE command, as shown in Figure 11. The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to normal operation after having disabled the DLL for the purpose of debugging or evaluation. Enabling the DLL should always be followed by resetting the DLL using the appropriate LOAD MODE command.

If the DLL is enabled prior to entering self refresh mode, the DLL is automatically disabled when entering SELF REFRESH operation an is automatically reenabled and reset upon exit of SELF REFRESH operation. IF the DLL is disabled prior to entering self refresh mode, the DLL remains disabled even upon exit of SELF REFRESH operation until it is reenabled and reset.

The DRAM is not tested to check-nor does Mercury Systems warrant compliance with normal mode timings or functionality when the DLL is disabled. An attempt has been made to have the DRAM operate in the normal mode where reasonably possible when the DLL has been disabled; however, by industry standard, a few known exceptions are defined:

- 1. ODT is not allowed to be used.
- 2. The output data is no longer edge-aligned to the clock.
- 3. CL and CWL can only be six clocks.

When the DLL is disabled, timing and functionality can vary from the normal operation specifications when the DLL is enabled (see "DLL Disable Mode"). Disabling the DLL also implies the need to change the clock frequency.

## **OUTPUT DRIVE STRENGTH**

The DDR3 SDRAM uses a programmable impedance output buffer. The drive strength mode register setting is defined by MR1[5, 1]. RZQ/7 (34Ω [NOM]) is the primary output driver impedance setting for DDR3 SDRAM devices. To calibrate the output driver impedance, an external precision resistor (RZQ) is connected between the ZQ ball and VssQ. The value of the resistor must be  $240\Omega \pm 1$  percent. The output impedance is set during initialization. Additional impedance calibration updates do not affect device operation, and all data sheet timings and current specifications are met during an update.

To meet the 34 $\Omega$  specification, the output drive strength must be set to 34Ω during initialization. To obtain a calibrated output driver impedance after power-up, the DDR3 SDRAM needs a calibration command that is part of the initialization and reset procedure.

# **OUTPUT ENABLE/DISABLE**

The OUTPUT ENABLE function is defined by MR1[12], as shown in Figure 8. When enabled (MR1[12] = 0), all outputs (DQ, DQS, DQS#) function when in the normal mode of operation. When

disabled (MR1[12] = 1), all DDR3 SDRAM outputs (DQ and DQS, DQS#) are tri-stated. The output disable feature is intended to be used during  $I_{CC}$  characterization of the READ current and during t<sub>poss</sub> margining (write leveling) only.

## **ON-DIE TERMINATION (ODT)**

ODT resistance RTT\_NOM is defined by MR1[9, 6, 2] (see Figure 8). The RTT termination value applies to the DQ, DM, DQS, DQS#, and TDQS, TDQS# balls. DDR3 supports multiple RTT termination values based on RZQ/n where n can be 2, 4, 6, 8, or 12 and RZQ is 240Ω. Unlike DDR2, DDR3 ODT must be turned off prior to reading data out and must remain off during a READ burst. RTT\_NOM termination is allowed any time after the DRAM is initialized, calibrated, and not performing read access, or when it is not in self refresh mode. Additionally, write accesses with dynamic ODT enabled (RTT\_WR) temporarily replaces RTT\_NOM with RTT\_WR.

The actual effective termination, RTT\_EFF, may be different from the RTT targeted due to nonlinearity of the termination.

The ODT feature is designed to improve signal integrity of the memory channel by enabling the DDR3 SDRAM controller to independently turn on/off ODT for any or all devices. The ODT input control pin is used to determine when RTT is turned on (ODTL on) and off (ODTL off), assuming ODT has been enabled via MR1[9, 6, 2].

## **WRITE LEVELING**

The WRITE LEVELING function is enabled by MR1[7], as shown in Figure 8. Write leveling is used (during initialization) to deskew the DQS strobe to clock offset as a result of fly-by topology designs. For better signal integrity, DDR3 SDRAM memory adopted fly-by topology for the commands, addresses, control signals, and clocks.

The fly-by topology benefits from a reduced number of stubs and their lengths. However, fly-by topology induces flight time skews between the clock and DQS strobe (and DQ) at each DRAM. Controllers will have a difficult time maintaining t $_{\text{DQSS}}$ , t $_{\text{DSS}}$ , and t<sub>DSH</sub> specifications without supporting write leveling in systems which use fly-by topology-based designs.

# **POSTED CAS ADDITIVE LATENCY (AL)**

Posted CAS additive latency (AL) is supported to make the command and data bus efficient for sustainable bandwidths in DDR3 SDRAM. MR1 [4, 3] define the value of AL, as shown in Figure 8. MR1 [4, 3] enable the user to program the DDR3 SDRAM with an  $AI = 0$ , CL-1 or CL-2.

With this feature, the DDR3 SDRAM enables a READ or WRITE command to be issued after the ACTIVATE command for that bank prior to t<sub>RCD</sub> (MIN). The only restriction is ACTIVATE to READ or WRITE + AL  $\geq$  t<sub>RCD</sub> (MIN) must be satisfied. Assuming t<sub>RCD</sub> (MIN)  $= CL$ , a typical application using this feature sets AL = CL - 1t<sub>CK</sub> = tRCD (MIN) - 1 tck. The READ or WRITE command is held for the time of the AL before it is released internally to the DDR3 SDRAM device. READ latency (RL) is controlled by the sum of the AL and CAS latency (CL),  $RL = AL + CL$ . WRITE latency (WL) is the sum of CAS WRITE latency and AL, WL = AL + CWL.



#### **FIGURE 6 – READ LATENCY**

# **MODE REGISTER 2 (MR2)**

The mode register 2 (MR2) controls additional functions and features not available in the other mode registers. These additional functions are CAS WRITE latency (CWL), AUTO SELF REFRESH (ASR), SELF REFRESH TEMPERATURE (SRT), and DYNAMIC ODT (RTT\_WR). These functions are controlled via the bits shown in Figure 10. The MR2 is programmed via the MRS command and will retain the stored information until it is programmed again or until the device loses power. Reprogramming the MR2 register will not alter the contents of the memory array, provided it is performed correctly. The MR2 register must be loaded when all banks are idle and not data bursts are in progress, and the controller must wait the specified time t<sub>MRD</sub> and t<sub>MOD</sub> before initiating a subsequent operation.

## **CAS WRITE LATENCY (CWL)**

CWL is defined by MR2[5:3] and is the delay, in clock cycles, from the releasing of the internal write to the latching of the first data in. CWL must be correctly set to the corresponding operating clock frequency (see Figure 10). The overall WRITE latency (WL) is equal to CWL + AL (Figure 11)

## **AUTO SELF REFRESH (ASR)**

Mode register MR2[6] is used to disable/enable the ASR function.

When ASR is disabled, the self refresh mode's refresh rate is assumed to be at the maximum temperature of 85°C (sometimes referred to as 1X refresh rate). In the disabled mode, ASR requires the user to ensure the DRAM never exceeds a temperature of 85°C while in self refresh unless the user enables the SRT feature listed below when temperature is between 85°C and 95°C.

Enabling ASR assumes the DRAM self refresh rate is changed

automatically from 1X to 2X when temperature exceeds 85°C. This enables the user to operate the DRAM beyond the 85°C temperature limit up to 95°C for military grade devices while in self refresh mode.

## **SELF REFRESH TEMPERATURE (SRT)**

Mode register MR2[7] is used to disable/enable the SRT function. When SRT is disabled, the self refresh mode's refresh rate is assumed to be at the 85°C max temperature (sometimes referred to as 1X refresh rate). In the disabled mode, SRT requires the user to ensure the DRAM never exceeds a temperature of 85°C while in self refresh mode unless the user enables ASR.

When SRT is enabled, the DRAM self refresh is changed internally from 1X to 2X, regardless of the temperature. This enables the user to operate the DRAM beyond 85°C up to 95°C while in self refresh mode. The standard self refresh current test specifies test conditions to 85°C only, meaning if SRT is enabled, the standard self refresh current specifications do not apply.

#### **SRT vs. ASR**

If the temperature limit of 85°C is not exceeded then neither SRT nor ASR is required, and both can be disabled throughout operation. However, if the temperature exceeds 85°C (but lower than 95°C), the user is required to provide a 2X refresh rate during (manual) refresh and to enable either the SRT or the ASR to ensure self refresh is performed at the 2X rate. Beyond 95°C , neither SRT or ASR are functional and user is required to provide 4X refresh rate using (manual) refresh commands.

SRT forces the DRAM to switch the internal self refresh rate from 1X to 2X. Self refresh is performed at the 2X refresh rate regardless of the temperature.

ASR automatically switches the DRAM's internal self refresh rate from 1X to 2X. However, while in self refresh mode, ASR enables the refresh rate to automatically adjust between 1X to 2X over the supported temperature range. One other disadvantage with ASR is the DRAM cannot always switch from a 1X to a 2X refresh rate at an exact temperature of 85°C. Although the DRAM will support data integrity when it switches from a 1X to a 2X refresh rate, it may switch at a lower temperature than 85°C. Since only one mode is necessary, SRT and ASR cannot be enabled at the same time.

For military grade devices (max temperature of +125°C), it is recommended to use manual 4X refresh rate.

## **DYNAMIC ODT**

The dynamic ODT (RTT\_WR) feature is defined by MR2[10, 9]. Dynamic ODT is enabled when a value is selected. This new DDR3 SDRAM feature enables the ODT termination value to change without issuing an MRS command, essentially changing the ODT termination "on-the-fly."

With dynamic ODT (RTT\_WR) enabled, the DRAM switches from normal ODT (RTT\_NOM) to dynamic ODT (RTT\_WR) when beginning a WRITE burst and subsequently switches back to ODT (RTT\_NOM) at the completion of the WRITE burst. If RTT\_NOM is disabled, the RTT\_NOM value will be High-Z. Special timing parameters must be adhered to when dynamic ODT (RTT\_WR) is enabled: ODTLCNW, ODTLCNW4, ODTLCNW8, ODTH4, ODTH8, and tapc.

Dynamic ODT is only applicable during WRITE cycles. If ODT (RTT\_NOM) is disabled, dynamic ODT (RTT\_WR) is still permitted. RTT\_NOM and RTT\_WR can be used independent of one other. Dynamic ODT is not available during write leveling mode, regardless of the state of ODT (RTT\_NOM).

## **MODE REGISTER 3 (MR3)**

The mode register 3 (MR3) controls additional functions and features not available in the other mode registers. Currently defined is the MULTIPURPOSE REGISTER (MPR). This function is controlled via the bits shown in Figure 12. The MR3 is programmed via the LOAD MODE command and retains the stored information until it is programmed again or until the device loses power. Reprogramming the MR3 register will not alter the contents of the memory array, provided it is performed correctly. The MR3 register must be loaded when all banks are idle and no data bursts are in progress, and the controller must wait the specified time t<sub>MRD</sub> and t<sub>MOD</sub> before initiating a subsequent operation.

## **MULTIPURPOSE REGISTER (MPR)**

The MULTIPURPOSE REGISTER function is used to output a predefined system timing calibration bit sequence. Bit 2 is the master bit that enables or disables access to the MPR register, and bits 1 and 0 determine which mode the MPR is placed in. The basic concept of the multipurpose register is shown in Figure 13.



#### **FIGURE 7 – MODE REGISTER 1 (MR1) DEFINITION**

3. During write leveling, if MR1[7] is a 1, but MR1[12] is a 0, then only  $R_{TT, nom}$  write values are available for use.

If MR3[2] is a "0," then the MPR access is disabled, and the DRAM operates in normal mode. However, if MR3[2] is a "1," then the DRAM no longer outputs normal read data but outputs MPR data as defined by MR3 $[0, 1]$ . If MR3 $[0, 1]$  is equal to "00," then a predefined read pattern for system calibration is selected.

To enable the MPR, the MRS command is issued to MR3, and MR3[2] = 1 (see Table 5). Prior to issuing the MRS command, all banks must be in the idle state (all banks are precharged, and t<sub>RP</sub> is met). When the MPR is enabled, any subsequent READ or RDAP commands are redirected to the multipurpose register. The resulting operation when either a READ or a RDAP command is issued, is defined by MR3[1:0] when the MPR is enabled (see Table 6). When the MPR is enabled, only READ or RDAP commands are allowed until a subsequent MRS command is issued with the MPR disabled (MR3[2] = 0). Power-down mode, self refresh, and any other nonREAD/RDAP command is not allowed during MPR enable mode. The RESET function is supported during MPR enable mode.

## **MPR FUNCTIONAL DESCRIPTION**

The MPR JEDEC definition enables either a prime DQ (DQ0 on a  $x4$  and a  $x8$ ; on a  $x16$ , DQ0 = lower byte and DQ8 = upper byte) to output the MPR data with the remaining DQs driven LOW, or for all DQs to output the MPR data . The MPR readout supports fixed READ burst and READ burst chop (MRS and OTF via A12/BC#) with regular READ latencies and AC timings applicable, provided the DLL is locked as required.

MPR addressing for a valid MPR read is as follows:

- $\blacksquare$  A[1:0] must be set to "00" as the burst order is fixed per nibble
- A2 selects the burst order:
	- $\cdot$  BL8, A2 is set to "0," and the burst order is fixed to 0, 1, 2, 3, 4, 5, 6, 7
- For burst chop 4 cases, the burst order is switched on the nibble base and:
	- A2 = 0; burst order =  $0, 1, 2, 3$
	- A2 = 1; burst order = 4, 5, 6, 7
- Burst order bit 0 (the first bit) is assigned to LSB, and burst order bit 7 (the last bit) is assigned to MSB
- A[9:3] are a "Don't Care"
- A10 is a "Don't Care"
- A11 is a "Don't Care"
- A12: Selects burst chop mode on-the-fly, if enabled within M<sub>R0</sub>
- A13 is a "Don't Care"
- BA[2:0] are a "Don't Care"

## **DESELECT (DES)**

The DES command (CS# HIGH) prevents new commands from being executed by the DRAM. Operations already in progress are not affected.

## **NO OPERATION (NOP)**

The NOP command (CS# LOW) prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected.

# **ZQ CALIBRATION**

#### **ZQ CALIBRATION LONG (ZQCL)**

The ZQCL command is used to perform the initial calibration during a power-up initialization and reset sequence. This command may be issued at any time by the controller depending on the system environment. The ZQCL command triggers the calibration engine inside the DRAM. After calibration is achieved, the calibrated values are transferred from the calibration engine to the DRAM I/O, which are reflected as updated RON and ODT values.

The DRAM is allowed a timing window defined by either tzoinit or tzoopen to perform the full calibration and transfer of values. When ZQCL is issued during the initialization sequence, the timing parameter  $t_{ZQINI}$  must be satisfied. When initialization is complete, subsequent ZQCL commands require the timing parameter tzoopen to be satisfied.

#### **ZQ CALIBRATION SHORT (ZQCS)**

The ZQCS command is used to perform periodic calibrations to account for small voltage and temperature variations. The shorter timing window is provided to perform the reduced calibration and transfer of values as defined by timing parameter tzocs. A ZQCS command can effectively correct a minimum of 0.5 percent RON and RTT impedance error within 64 clock cycles, assuming the maximum sensitivities.

## **ACTIVATE**

The ACTIVATE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA[2:0] inputs selects the bank, and the address provided on inputs A[n:0] selects the row. This row remains open (or active) for accesses until a PRECHARGE command is issued to that bank.

A PRECHARGE command must be issued before opening a different row in the same bank.

## **READ**

The READ command is used to initiate a burst read access to an active row. The address provided on inputs A[2:0] selects the starting column address depending on the burst length and burst type selected. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the READ burst. If auto precharge is not selected, the row will remain open for subsequent accesses. The value on input A12 (if enabled in the mode register) when the READ command is issued determines whether BC4 (chop) or BL8 is used. After a READ command is issued, the READ burst may not be interrupted. A summary of READ commands is shown in Table 9.



#### **FIGURE 8 – READ LATENCY (AL = 5, CL = 6)**

## **WRITE**

The WRITE command is used to initiate a burst write access to an active row. The value on the BA[2:0] inputs selects the bank. The value on input A10 determines whether or not auto precharge is used. The value on input A12 (if enabled in the MR) when the WRITE command is issued determines whether BC4 (chop) or BL8 is used. The WRITE command summary is shown in Table 10.

Input data appearing on the DQ is written to the memory array subject to the DM input logic level appearing coincident with the data. If a given DM signal is registered LOW, the corresponding data will be written to memory. If the DM signal is registered HIGH, the corresponding data inputs will be ignored and a WRITE will not be executed to that byte/column location.

## **PRECHARGE**

The PRECHARGE command is used to deactivate the open row in a particular bank or in all banks. The bank(s) are available for a subsequent row access a specified time  $(t_{RP})$  after the PRECHARGE command is issued, except in the case of concurrent auto precharge. A READ or WRITE command to a different bank is allowed during concurrent auto precharge as long as it does not interrupt the data transfer in the current bank and does not violate any other timing parameters. Input A10 determines whether one or all banks are precharged. In the case where only one bank is precharged, inputs BA[2:0] select the bank; otherwise, BA[2:0] are treated as "Don't Care." After a bank is precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command is treated as a NOP if there is no open row in that bank (idle state) or if the previously open row is already in the process of precharging. However, the precharge period is determined by the last PRECHARGE command issued to the bank.

#### **REFRESH**

REFRESH is used during normal operation of the DRAM and is

analogous to CAS#- before-RAS# (CBR) refresh or auto refresh. This command is nonpersistent, so it must be issued each time a refresh is required. The addressing is generated by the internal refresh controller. This makes the address bits a "Don't Care" during a REFRESH command. The DRAM requires REFRESH cycles at an average interval (t<sub>REFI</sub>). Refer to "AC Timing Parameters" table for tREFI (MAX) which depends of temperature. To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight REFRESH commands can be posted to any given DRAM, meaning that the maximum absolute interval between any REFRESH command and the next REFRESH command is nine times the maximum average interval refresh rate. The REFRESH period begins when the REFRESH command is registered and ends t<sub>RFC</sub> (MIN) later.

## **SELF REFRESH**

The SELF REFRESH command is used to retain data in the DRAM, even if the rest of the system is powered down. When in the self refresh mode, the DRAM retains data without external clocking. The self refresh mode is also a convenient method used to enable/ disable the DLL (see "DLL Disable Mode") as well as to change the clock frequency within the allowed synchronous operating range (see "Input Clock Frequency Change"). All power supply inputs (including VREFCA and VREFDQ) must be maintained at valid levels upon entry/exit and during SELF REFRESH operation. For SELF REFRESH limitations see SRT vs ASR on pg. 11.

## **DLL DISABLE MODE**

If the DLL is disabled by the mode register (MR1[0] can be switched during initialization or later), the DRAM is targeted, but not guaranteed, to operate similarly to the normal mode with a few notable exceptions:

 $\blacksquare$  The DRAM supports only one value of CAS latency (CL = 6) and one value of CAS WRITE latency (CWL =  $6$ ).









- DLL disable mode affects the read data clock-to-data strobe  $relationality$  ( $t_{DQSCK}$ ), but not the read data-to-data strobe relationship ( $t_{DQSQ}$ ,  $t_{QH}$ ). Special attention is needed to line the read data up with the controller time domain when the DLL is disabled.
- In normal operation (DLL on),  $t_{DQSCK}$  starts from the rising clock edge AL + CL cycles after the READ command. In DLL disable mode,  $t_{DQSCK}$  starts  $AL + CL - 1$  cycles after the READ command. Additionally, with the DLL disabled, the value of  $t_{DQSCK}$  could be larger than  $t_{CK}$ .

The ODT feature is not supported during DLL disable mode (including dynamic ODT). The ODT resistors must be disabled by continuously registering the ODT ball LOW by programming RTT\_NOM MR1[9, 6, 2] and RTT\_WR MR2[10, 9] to "0" while in the DLL disable mode.

Specific steps must be followed to switch between the DLL enable and DLL disable modes due to a gap in the allowed clock rates between the two modes (tck [AVG]MAX and tck [DLL disable] MIN, respectively). The only time the clock is allowed to cross this clock rate gap is during self refresh mode. Thus, the required procedure for switching from the DLL enable mode to the DLL disable mode is to change frequency during self refresh:

- 1. Starting from the idle state (all banks are precharged, all timings are fulfilled, ODT is turned off, and RTT\_NOM and RTT\_WR are High-Z), set MR1[0] to "1" to disable the DLL.
- 2. Enter self refresh mode after t<sub>MOD</sub> has been satisfied.
- 3. After t<sub>CKSRE</sub> is satisfied, change the frequency to the desired clock rate.
- 4. Self refresh may be exited when the clock is stable with the new frequency for t<sub>CKSRX</sub>. After t<sub>XS</sub> is satisfied, update the mode registers with appropriate values.
- 5. The DRAM will be ready for its next command in the DLL disable mode after the greater of t<sub>MRD</sub> or t<sub>MOD</sub> has been satisfied. A ZQCL command should be issued with appropriate timings met as well.

A similar procedure is required for switching from the DLL disable mode back to the DLL enable mode. This also requires changing the frequency during self refresh mode.

- 1. Starting from the idle state (all banks are precharged, all timings are fulfilled, ODT is turned off, and RTT\_NOM and RTT\_WR are High-Z), enter self refresh mode.
- 2. After  $t_{CKSRE}$  is satisfied, change the frequency to the new clock rate.
- 3. Self refresh may be exited when the clock is stable with the new frequency for t<sub>CKSRX</sub>. After txs is satisfied, update the mode registers with the appropriate values. At a minimum, set MR1[0] to "0" to enable the DLL. Wait  $t_{\text{MRD}}$ , then set MR0[8] to "1" to enable DLL RESET.
- 4. After another t<sub>MRD</sub> delay is satisfied, then update the remaining mode registers with the appropriate values.
- 5. The DRAM will be ready for its next command in the DLL enable mode after the greater of t<sub>MRD</sub> or t<sub>MOD</sub> has been satisfied. However, before applying any command or function requiring a locked DLL, a delay of t<sub>DLLK</sub> after DLL RESET must be satisfied.

A ZQCL command should be issued with the appropriate timings met as well.

The clock frequency range for the DLL disable mode is specified by the parameter  $t_{CKDLL\;DIS}$ . Due to latency counter and timing restrictions, only  $CL = 6$  and  $CWL = 6$  are supported.

DLL disable mode will affect the read data clock to data strobe  $relationship (t_{DQSCK})$  but not the data strobe to data relationship (tDQSQ, tQH). Special attention is needed to line up read data to the controller time domain.

Compared to the DLL on mode where  $t_{DQSCK}$  starts from the rising clock edge AL + CL cycles after the READ command, the DLL disable mode t<sub>DQSCK</sub> starts  $AL + CL - 1$  cycles after the READ command.

WRITE operations function similarly between the DLL enable and DLL disable modes; however, ODT functionality is not allowed with DLL disable mode.

# **INPUT CLOCK FREQUENCY CHANGE**

When the DDR3 SDRAM is initialized, it requires the clock to be stable during most normal states of operation. This means that after the clock frequency has been set to the stable state, the clock period is not allowed to deviate except what is allowed for by the clock jitter and spread spectrum clocking (SSC) specifications.

The input clock frequency can be changed from one stable clock rate to another under two conditions: self refresh mode and precharge power-down mode. Outside of these two modes, it is illegal to change the clock frequency. For the self refresh mode condition, when the DDR3 SDRAM has been successfully placed into self refresh mode and t<sub>CKSRE</sub> has been satisfied, the state of the clock becomes a "Don't Care." When the clock becomes a "Don't Care," changing the clock frequency is permissible, provided the new clock frequency is stable prior to tcksrx. When entering and exiting self refresh mode for the sole purpose of changing the clock frequency, the self refresh entry and exit specifications must still be met.

The precharge power-down mode condition is when the DDR3 SDRAM is in precharge power-down mode (either fast exit mode or slow exit mode). Either ODT must be at a logic LOW or RTT\_NOM and RTT\_WR must be disabled via MR1 and MR2. This ensures RTT\_NOM and RTT\_WR are in an off state prior to entering precharge power-down mode, and CKE must be at a logic LOW. A minimum of t<sub>CKSRE</sub> must occur after CKE goes LOW before the clock frequency can change. The DDR3 SDRAM input clock frequency is allowed to change only within the minimum and maximum operating frequency specified for the particular speed grade (t<sub>CK [AVG]MIN</sub> to t<sub>CK [AVG]MAX</sub>). During the input clock frequency change, CKE must be held at a stable LOW level. When the input clock frequency is changed, a stable clock must be provided to the DRAM t<sub>CKSRX</sub> before precharge power-down may be exited. After precharge power-down is exited and  $t_{XP}$  has been satisfied, the DLL must be reset via the MRS. Depending on the new clock frequency, additional MRS commands may need to be issued. During the DLL lock time, RTT\_NOM and RTT\_WR must remain in an off state. After the DLL lock time, the DRAM is ready to operate with a new clock frequency.

#### **FIGURE 11 – MODE REGISTER 3 (MR3) DEFINITION**



**MPR READ PREDEFINED PATTERN**

The predetermined read calibration pattern is a fixed pattern of 0, 1, 0, 1, 0, 1, 0, 1. The following is an example of using the read out predetermined read calibration pattern. The example is to perform multiple reads from the multipurpose register in order to do system level read timing calibration based on the predetermined and standardized pattern.

The following protocol outlines the steps used to perform the read calibration:

- **Precharge all banks**
- After t<sub>RP</sub> is satisfied, set MRS, MR3[2] = 1 and MR3[1:0] = 00. This redirects all subsequent reads and loads the predefined pattern into the MPR. As soon as  $t_{\text{MRD}}$  and  $t_{\text{MOD}}$ are satisfied, the MPR is available
- Data WRITE operations are not allowed until the MPR returns to the normal DRAM state
- Issue a read with burst order information (all other address pins are "Don't Care"):
	- $A[1:0] = 00$  (data burst order is fixed starting at nibble)
	- A2 = 0 (for BL8, burst order is fixed as 0, 1, 2, 3, 4, 5, 6, 7)
	- A12 = 1 (use BL8)
- After  $RL = AL + CL$ , the DRAM bursts out the predefined read calibration pattern (0, 1, 0, 1, 0, 1, 0, 1)
- The memory controller repeats the calibration reads until read data capture at memory controller is optimized
- After the last MPR READ burst and after  $t_{MPRR}$  has been satisfied, issue MRS, MR3 $[2] = 0$ , and MR3 $[1:0] =$  "Don't Care" to the normal DRAM state. All subsequent read and write accesses will be regular reads and writes from/to the DRAM array
- When  $t_{\text{MRD}}$  and  $t_{\text{MOD}}$  are satisfied from the last MRS, the regular DRAM commands (such as activate a memory bank for regular read or write access) are permitted

## **MODE REGISTER SET (MRS)**

The mode registers are loaded via inputs BA[2:0], A[13:0]. BA[2:0] determine which mode register is programmed:

- $BA2 = 0$ ,  $BA1 = 0$ ,  $BA0 = 0$  for MR0
- $\blacksquare$  BA2 = 0, BA1 = 0, BA0 = 1 for MR1
- $\blacksquare$  BA2 = 0, BA1 = 1, BA0 = 0 for MR2
- $BA2 = 0$ ,  $BA1 = 1$ ,  $BA0 = 1$  for MR3

The MRS command can only be issued (or reissued) when all banks are idle and in the precharged state ( $t_{RP}$  is satisfied and no data bursts are in progress). The controller must wait the specified time t<sub>MRD</sub> before initiating a subsequent operation such as an ACTIVATE command. There is also a restriction after issuing an MRS command with regard to when the updated functions become available. This parameter is specified by t<sub>MOD</sub>. Violating either of these requirements ( $t_{\text{MOD}}$ ,  $T_{\text{MRD}}$ ) will result in unspecified operation.

#### **FIGURE 12 – MULTIPURPOSE REGISTER (MPR) BLOCK DIAGRAM**



#### **TABLE 3 – MPR FUNCTIONAL DESCRIPTION OF MR3 BITS**



#### **TABLE 4 – MPR READOUTS AND BURST ORDER BIT MAPPING**



NOTE:

1. Burst order bit 0 is assigned to LSB, and burst order bit 7 is assigned to MSB of the selected MPR agent.

## **ZQ CALIBRATION OPERATION**

The ZQ CALIBRATION command is used to calibrate the DRAM output drivers (RON) and ODT values (RTT) over process, voltage, and temperature, provided a dedicated 240Ω (±1 percent) external resistor is connected from the DRAM's  $ZQ$  ball to  $V<sub>SSQ</sub>$ . DDR3 SDRAM need a longer time to calibrate RON and ODT at powerup initialization and self refresh exit and a relatively shorter time to perform periodic calibrations. DDR3 SDRAM defines two ZQ CALIBRATION commands: ZQ CALIBRATION LONG (ZQCL) and ZQ CALIBRATION SHORT (ZQCS).

All banks must be precharged and t<sub>RP</sub> must be met before ZQCL or ZQCS commands can be issued to the DRAM. No other activities (other than another ZQCL or ZQCS command may be issued to another DRAM) can be performed on the DRAM channel by the controller for the duration of  $t_{ZQINIT}$  or  $t_{ZQOPER}$ . The quiet time on the DRAM channel helps accurately calibrate RON and ODT. After DRAM calibration is achieved, the DRAM should disable the ZQ ball's current consumption path to reduce power.

ZQ CALIBRATION commands can be issued in parallel to DLL RESET and locking time. Upon self refresh exit, an explicit ZQCL is required if ZQ calibration is desired.

## **ACTIVATE OPERATION**

Before any READ or WRITE commands can be issued to a bank within the DRAM, a row in that bank must be opened (activated). This is accomplished via the ACTIVATE command, which selects both the bank and the row to be activated.

After a row is opened with an ACTIVATE command, a READ or WRITE command may be issued to that row, subject to the tRCD specification. However, if the additive latency is programmed correctly, a READ or WRITE command may be issued prior to t<sub>RCD</sub> (MIN). In this operation, the DRAM enables a READ or WRITE command to be issued after the ACTIVATE command for that bank, but prior to  $t_{\text{RCD}}$  (MIN) with the requirement that (ACTIVATE-to- $READ/WRITE$ ) +  $AL \geq t_{RCD}$  (MIN) (see "POSTED CAS ADDITIVE Latency  $(AL)$ ").  $t_{RCD}$  (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVATE command on which a READ or WRITE command can be entered. The same procedure is used to convert other specification limits from time units to clock cycles.

When at least one bank is open, any READ-to-READ command delay or WRITE-to-WRITE command delay is restricted to tccp (MIN).

A subsequent ACTIVATE command to a different row in the same bank can only be issued after the previous active row has been closed (precharged). The minimum time interval between successive ACTIVATE commands to the same bank is defined by  $t_{RC}$ .

A subsequent ACTIVATE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive ACTIVATE commands to different banks is defined by tRRD. No more than four bank ACTIVATE commands may be issued in a given  $t_{FAW}$  (MIN) period, and the  $t_{RRD}$  (MIN) restriction

still applies. The t<sub>FAW</sub> (MIN) parameter applies, regardless of the number of banks already opened or closed.

## **READ OPERATION**

READ bursts are initiated with a READ command. The starting column and bank addresses are provided with the READ command and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is automatically precharged at the completion of the burst. If auto precharge is disabled, the row will be left open after the completion of the burst.

During READ bursts, the valid data-out element from the starting column address is available READ latency (RL) clocks later. RL is defined as the sum of POSTED CAS ADDITIVE latency (AL) and CAS latency (CL) ( $RL = AL + CL$ ). The value of AL and CL is programmable in the mode register via the MRS command. Each subsequent data-out element will be valid nominally at the next positive or negative clock edge (that is, at the next crossing of CK and CK#).

DQS, DQS# is driven by the DRAM along with the output data. The initial low state on DQS and HIGH state on DQS# is known as the READ preamble (t<sub>RPRE</sub>). The low state on DQS and the HIGH state on DQS#, coincident with the last data-out element, is known as the READ postamble ( $t_{RPST}$ ). Upon completion of a burst, assuming no other commands have been initiated, the DQ will go High-Z.

Data from any READ burst may be concatenated with data from a subsequent READ command to provide a continuous flow of data. The first data element from the new burst follows the last element of a completed burst. The new READ command should be issued tccp cycles after the first READ command. If BC4 is enabled, tccp must still be met which will cause a gap in the data output. DDR3 SDRAM do not allow interrupting or truncating any READ burst.

Data from any READ burst must be completed before a subsequent WRITE burst is allowed. To ensure the read data is completed before the write data is on the bus, the minimum READ-to-WRITE timing is  $RL + t_{CCD} - WL + 2t_{CK}$ .

A READ burst may be followed by a PRECHARGE command to the same bank provided auto precharge is not activated. The minimum READ-to-PRECHARGE command spacing to the same bank is four clocks and must also satisfy a minimum analog time from the READ command. This time is called t<sub>RTP</sub> (READ-to-PRECHARGE). tRTP starts AL cycles later than the READ command. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until tRP is met. The PRECHARGE command followed by another PRECHARGE command to the same bank is allowed. However, the precharge period will be determined by the last PRECHARGE command issued to the bank.

If A10 is HIGH when a READ command is issued, the READ with auto precharge function is engaged. The DRAM starts an auto precharge operation on the rising edge which is  $AL + t_{RTP}$  cycles after the READ command. DRAM support a t<sub>RAS</sub> lockout feature. If t<sub>RAS</sub> (MIN) is not satisfied at the edge, the starting point of the auto precharge operation will be delayed until tRAS (MIN) is satisfied. If  $t_{RTP}$  (MIN) is not satisfied at the edge, the starting point of the auto precharge operation will be delayed until t<sub>RTP</sub> (MIN) is satisfied.



#### **TABLE 5 – TRUTH TABLE - DDR3 COMMANDS**

NOTES: (notes 1-5 apply to the entire table)

1. Commands are defi ned by states of CAS#, RAS#, CAS#, WE# and CKE at the rising edge of the clock. The MSB of BA, RA and CA are device-density and confi guration-dependent.

2. RESET# is LOW enabled and used only for asynchronous reset. Thus, RESET# must be held HIGH during any normal operation.

3. The state of ODT doesn not affect the states described in this table.

4. Operations apply to the bank defined by the bank address. For MRS, BA selects one of four mode registers.

5. "V" means "H" or "L" (a defined logic level), and "X" means "Don't Care."

6. See Table 8 for additional information on CKE transition.

7. Self refresh exit is asynchronous.

8. Burst READs or WRITEs cannot be terminated or interrupted. MRS (fixed) and OTF BL/BC are defined in MR0.

9. The purpose of the NOP command is to prevent the DRAM from registering any unwanted

commands. A NOP will not terminate an operation that is executing.

10. The DES and NOP commands perform similarly.

11. The power-down mode does not perform any REFRESH operations.

12. ZQ CALIBRATION LONG is used for either ZQINIT (first ZQCL command during initialization)<br>or ZQ oper(ZQCL command after initialization)



#### **TABLE 6 – TRUTH TABLE - CKE 1, 2**

NOTES:

1. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.

2. tcke (MIN) means CKE must be registered at multiple consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the required number of registration clocks. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tis + tckE (MIN) + tiH.

3. Current state = The state of the DRAM immediately prior to clock edge n.

CKE (n) is the logic state of CKE at clock edge n; CKE (n - 1) was the state of CKE at the previous clock edge.

5. COMMAND is the command registered at the clock edge (must be a legal command as defined in Table 7). Action is a result of COMMAND. ODT does not affect the states described in this table and is not listed.

Idle state = All banks are closed, no data bursts are in progress, CKE is HIGH, and all timings from previous operations are satisfied - All self refresh exit and power-down exit parameters are also satisfied.

In case the internal precharge is pushed out by  $tr_{\text{RTP}}$ ,  $tr_{\text{RP}}$  starts at the point at which the internal precharge happens (not at the next rising clock edge after this event). The time from READ with auto precharge to the next ACTIVATE command to the same bank is  $AL + (t_{RTP} + t_{RP})^*$ , where "\*" means rounded up to the next integer. In any event, internal precharge does not start earlier than four clocks after the last 8n-bit prefetch.

#### **POWER-DOWN MODE**

Power-down is synchronously entered when CKE is registered LOW coincident with a NOP or DES command. CKE is not allowed to go LOW while either an MRS, MPR, ZQCAL, READ, or WRITE operation is in progress. CKE is allowed to go LOW while any of the other legal operations (such as ROW ACTIVATION, PRECHARGE, auto precharge, or REFRESH) are in progress. However, the power-down  $I_{CC}$  specifications are not applicable until such operations have been completed. Depending on the previous DRAM state and the command issued prior to CKE going LOW, certain timing constraints must be satisfied.

Entering power-down disables the input and output buffers, excluding CK, CK#, ODT, CKE, and RESET#. NOP or DES commands are required until tcPDED has been satisfied, at which time all specified input/output buffers will be disabled. The DLL should be in a locked state when power-down is entered for the fastest power-down exit timing. If the DLL is not locked during power-down entry, the DLL must be reset after exiting power-down mode for proper READ operation as well as synchronous ODT operation.

During power-down entry, if any bank remains open after all inprogress commands are complete, the DRAM will be in active power-down mode. If all banks are closed after all in-progress commands are complete, the DRAM will be in precharge powerdown mode. Precharge power-down mode must be programmed to exit with either a slow exit mode or a fast exit mode. When entering precharge power-down mode, the DLL is turned off in slow exit mode or kept on in fast exit mode.

The DLL remains on when entering active power-down as well. ODT has special timing constraints when slow exit mode precharge power-down is enabled and entered.

While in either power-down state, CKE is held LOW, RESET# is held HIGH, and a stable clock signal must be maintained. ODT must be in a valid state but all other input signals are a "Don't Care." If RESET# goes LOW during power-down, the DRAM will switch out of power-down mode and go into the reset state. After CKE is registered LOW, CKE must remain LOW until t<sub>PD</sub> (MIN) has been satisfied. The maximum time allowed for powerdown duration is  $tpD$  (MAX) (9  $\times$  t<sub>REFI</sub>).

The power-down states are synchronously exited when CKE is registered HIGH (with a required NOP or DES command). CKE must be maintained HIGH until  $t_{CKE}$  has been satisfied. A valid, executable command may be applied after power-down exit latency,  $t_{XP}$   $t_{XPDLL}$  have been satisfied.

For certain CKE-intensive operations, for example, repeating a power-down exit to refresh to power-down entry sequence, the number of clock cycles between power-down exit and powerdown entry may not be sufficient enough to keep the DLL properly updated. In addition to meeting t<sub>PD</sub> when the REFRESH command is used in between power-down exit and power-down entry, two other conditions must be met. First,  $t_{XP}$  must be satisfied before issuing the REFRESH command. Second,  $t_{\text{XPDL}}$  must be satisfied before the next power-down may be entered.

## **WRITE LEVELING**

For better signal integrity, DDR3 SDRAM memory modules adopted fly-by topology for the commands, addresses, control signals, and clocks. Write leveling is a scheme for the memory controller to adjust or deskew the DQS strobe (DQS, DQS#) to CK relationship at the DRAM with a simple feedback feature provided by the DRAM. Write leveling is generally used as part of the initialization process, if required. For normal DRAM operation, this feature must be disabled. This is the only DRAM operation where the DQS functions as an input (to capture the incoming clock) and the DQ function as outputs (to report the state of the clock). Note that nonstandard ODT schemes are required.

The memory controller using the write leveling procedure must have adjustable delay settings on its DQS strobe to align the rising edge of DQS to the clock at the DRAM pins. This is accomplished when the DRAM asynchronously feeds back the CK status via the DQ bus and samples with the rising edge of DQS. The controller repeatedly delays the DQS strobe until a CK transition from "0" to "1" is detected. The DQS delay established through this procedure helps ensure t<sub>DQSS</sub>, t<sub>DSS</sub>, and t<sub>DSH</sub> specifications in systems that use fly-by topology by deskewing the trace length mismatch.

When write leveling is enabled, the rising edge of DQS samples CK, and the prime DQ outputs the sampled CK's status. The prime DQ for a x8 configuration is DQ0 with all other DQ[7:1] driving low.

The write leveling mode register interacts with other mode registers to correctly configure the write leveling functionality. Besides using MR1[7] to disable/enable write leveling, MR1[12] must be used to enable/disable the output buffers. The ODT value, burst length, and so forth need to be selected as well. It should also be noted that when the outputs are enabled during write leveling mode, the DQS buffers are set as inputs, and the DQ are set as outputs. Additionally, during write leveling mode, only the DQS strobe terminations are activated and deactivated via the ODT ball. The DQ remain disabled and are not affected by the ODT ball.

## **WRITE LEVELING PROCEDURE**

A memory controller initiates the DRAM write leveling mode by setting MR1[7] to a "1," assuming the other programable features (MR0, MR1, MR2, and MR3) are first set and the DLL is fully reset and locked. The DQ balls enter the write leveling mode going from a High-Z state to an undefined driving state, so the DQ bus should not be driven. During write leveling mode, only the NOP or DES commands are allowed. The memory controller should attempt to level only one rank at a time; thus, the outputs of other ranks should be disabled by setting MR1[12] to a "1" in the other ranks. The memory controller may assert ODT after a t<sub>MOD</sub> delay as the DRAM will be ready to process the ODT transition. ODT should be turned on prior to DQS being driven LOW by at least ODTL on delay (WL -  $2$  t $c_{K}$ ), provided it does not violate the aforementioned t<sub>MOD</sub> delay requirement.

The memory controller may drive DQS LOW and DQS# HIGH after twLDQSEN has been satisfied. The controller may begin to toggle DQS after t<sub>WLMRD</sub> (one DQS toggle is DQS transitioning from a LOW state to a HIGH state with DQS# transitioning from a HIGH state to a LOW state, then both transition back to their original states). At a minimum, ODTL on and  $t<sub>AON</sub>$  must be satisfied at least one clock prior to DQS toggling.

After t<sub>WLMRD</sub> and a DQS LOW preamble (t<sub>WPRE</sub>) have been satisfied, the memory controller may provide either a single DQS toggle or multiple DQS toggles to sample CK for a given DQS-to-CK skew. Each DQS toggle must not violate  $t_{DQSL}$  (MIN) and  $t_{DQSH}$  (MIN) specifications. t<sub>DQSL</sub> (MAX) and t<sub>DQSH</sub> (MAX) specifications are not applicable during write leveling mode. The DQS must be able to distinguish the CK's rising edge within  $t_{WLS}$  and  $t_{WLH}$ . The prime DQ will output the CK's status asynchronously from the associated DQS rising edge CK capture within tWLO. The remaining DQ that always drive LOW when DQS is toggling must be LOW within  $tw_{\text{LOE}}$  after the first twlo is satisfied (the prime DQ going LOW). As previously noted, DQS is an input and not an output during this process.

The memory controller will likely sample each applicable prime DQ state and determine whether to increment or decrement its DQS delay setting. After the memory controller performs enough DQS toggles to detect the CK's "0-to-1" transition, the memory controller should lock the DQS delay setting for that DRAM. After locking the DQS setting, leveling for the rank will have been achieved, and the write leveling mode for the rank should be disabled or reprogrammed (if write leveling of another rank follows).

## **WRITE LEVELING MODE EXIT PROCEDURE**

After the DRAM are leveled, they must exit from write leveling mode before the normal mode can be used. After the last rising DQS (capturing a "1" at T0), the memory controller should stop driving the DQS signals after t<sub>WLO</sub> (MAX) delay plus enough delay to enable the memory controller to capture the applicable prime DQ state (at  $\sim$ Tb0). The DQ balls become undefined when DQS no longer remains LOW, and they remain undefined until  $t_{\text{MOD}}$  after the MRS command (at Te1).

The ODT input should be deasserted LOW such that ODTL off (MIN) expires after the DQS is no longer driving LOW. When ODT LOW satisfies tIS, ODT must be kept LOW (at  $\sim$ Tb0) until the DRAM is ready for either another rank to be leveled or until the normal mode can be used. After DQS termination is switched off, write level mode should be disabled via the MRS command (at Tc2). After t<sub>MOD</sub> is satisfied (at Te1), any valid command may be registered by the DRAM. Some MRS commands may be issued after  $t_{\text{MRD}}$  (at Td1).



#### **TABLE 7 – READ COMMAND SUMMARY**

#### **TABLE 8 – WRITE COMMAND SUMMARY**



## **TABLE 9 – READ ELECTRICAL CHARACTERISTICS, DLL DISABLE MODE**



#### **TABLE 10 – ABSOLUTE MAXIMUM RATINGS**



NOTES:

1. Vcc and Vcco must be within 300mV of each other at all times, and VREF must not be greater than 0.6 × Vcco. When Vcc and Vcco are less than 500mV, VREF may be ≤300mV.

#### **TABLE 11A – DC OPERATING CONDITIONS**

All voltages referenced to V<sub>SS</sub>



NOTES:

1. V<sub>CC</sub> and V<sub>CCQ</sub> must track one another. V<sub>CCQ</sub> must be less than or equal to V<sub>CC</sub>. V<sub>SS</sub> = V<sub>SSQ</sub>.

2. V<sub>CC</sub> and V<sub>CCQ</sub> may include AC noise of ±50mV (250 kHz to 20 MHz) in addition to the DC (0Hz to 250 kHz) specifications. V<sub>CC</sub> and V<sub>CCQ</sub> must be at same level for valid AC timing parameters.

3. V<sub>REF</sub> (see table 11B)

4. The minimum limit requirement is for testing purposes. The leakage current on the VREF pin should be minimal.

#### **Table 11B – DC ELECTRICAL CHARACTERISTICS AND INPUT CONDITIONS**

#### All voltages are referenced to Vss



NOTES:

1. VREFCA(DC) is expected to be approximately 0.5 x Vcc and to track variations in the DC level. Externally generated peak noise (noncommon mode) on VREFCA may not exceed

±1 % x VCC around the VREFCA(DC) value. Peak-to-peak AC noise on VREFCA should not exceed ±2% of VREFCA(DC).

2. DC values are determined to be less than 20 MHz in frequency. DRAM must meet specifications if the DRAM induces accitional AC noise greater than 20 MHz in frequency.

3. VREFDQ(DC) is expected to be approximately 0.5 x Vcc and to track variations in the DC level. Externally generated peak noise (noncommon mode) on VREFDQ may not exceed

±1 % x VCC around the VREFDQ(DC) value. Peak-to-peak AC noise on VREFDQ should not exceed ±2% of VREFDQ(DC).

4. VREFDQ(DC) may transition to VREFDQ(sr) and back to VREFDQ(DC) when in SELF REFRESH, within restrictions outlined in the SELF REFRESH section.

5. VTT is not applied directly to the DRAM components. VTT is a system supply for signal termination resistors. MIN and MAX values are system-dependent.

#### **TABLE 12 – BGA THERMAL RESISTANCE FOR W3J512M72G-XPBX**



The JEDEC JESD51 specifications are used as the default modeling environment and boundary conditions. Using still air, horizontal mounting and the 2s2p board. Published material properties are used as input to derive the thermal characteristics of the module. Your application conditions will most likely differ from the JESD51 2s2p board definition specifications; therefore, Mercury Systems recommends a customized evaluation of thermal resistances based on the actual conditions in thermally-challenged situations. Delphi models are available for most products upon request.

#### **TABLE 13 – AC INPUT OPERATING CONDITIONS**



NOTES

1. All voltages are referenced to VREF, VREF is VREFCA for control, command, and address. All slew rates and setup/hold times are specified at the DRAM ball. VREF is VREFDQ for DQ and DM inputs.

2. Input setup timing parameters (tis and tos) are referenced at  $V_{IL}(AC)/V_{IH}(AC)$ , not  $V_{REF}(DC)$ .

3. Input hold timing parameters  $(t_{IH}$  and  $t_{DH}$ ) are referenced at  $V_{IL}(DC)/V_{IH}(DC)$ , not  $V_{REF}(DC)$ .

4. Single-ended input slew rate = 1 V/ns; maximum input voltage swing under test is 900mV (peak-to-peak).

#### **TABLE 14 – ON-DIE TERMINATION DC ELECTRICAL CHARACTERISTICS**



NOTES

1. 1. Tolerance limits are applicable after proper ZQ calibration has been performed at a stable temperature and voltage (Vccq = Vcc, Vssq = Vss).

2. Measurement definition for RTT: Apply V<sub>IH</sub>(AC) to pin under test and measure current I[V<sub>IH</sub>(AC)], then apply V<sub>IL</sub>(AC) to pin under test and measure current I[V<sub>IL</sub>(AC)]:

$$
RTT = V_{IH}(AC) - V_{IL}(AC)
$$
  
I(V<sub>IH(AC)</sub>) - I(V<sub>IL(AC)</sub>)

3. Measure voltage (VM) at the tested pin with no load:

$$
\triangle V M = \left(\underline{2 \times VM} - 1\right) \times 100
$$



#### **TABLE 15 – AC INPUT OPERATING CONDITIONS FOR W3J512M72G-XPBX**

**NOTES** 

1. Values assume an RZQ of 240Ω (±1 percent).

2. RTTxxPU and RTTxxPD are for reference only. Only RTT for Vout from VIL(AC) to VIH(AC) are tested and guaranteed.





NOTES:

1. SRT and ASR are disabled.

2. Enabling ASR could increase  $I_{CCx}$  by up to an additional 18mA

#### **TABLE 17 – DDR3-800 SPEED BINS**



NOTES:

1. tREFI depends on TOPER.

2. The CL and CWL settings result in tck requirements. When making a selection of tck, both CL and CWL requirement settings need to be fulfilled.



**TABLE 18 – DDR3-1,066 SPEED BINS**

NOTES:

1. tREFI depends on TOPER.

2. The CL and CWL settings result in tck requirements. When making a selection of tck, both CL and CWL requirement settings need to be fulfilled.

#### **TABLE 19 – DDR3-1,333 SPEED BINS**



NOTES:

1. tREFI depends on TOPER.

2. The CL and CWL settings result in tck requirements. When making a selection of tck, both CL and CWL requirement settings need to be fulfilled.



#### **TABLE 20 – DDR3-1,600 SPEED BINS**

NOTES:

1. tREFI depends on TOPER.

2. The CL and CWL settings result in tck requirements. When making a selection of tck, both CL and CWL requirement settings need to be fulfilled.



#### **TABLE 21 – AC TIMING PARAMETERS**









#### **TABLE 21 – AC TIMING PARAMETERS** (continued)



Downloaded from **[Arrow.com.](http://www.arrow.com)** 

## **AC Overshoot/Undershoot Specifi cation**



#### **Table 22 – Control and Address Pins**

#### **Table 23 – Clock, Data, Strobe, and Mask Pins**







#### **FIGURE 14 – UNDERSHOOT**



#### **TABLE 24 – Maximum BGA Soldering Parameters for Surface Mount Technology (SMT) Processes**



NOTES:

1. Maximum ratings are to ensure package integrity through the surface mount process. These maximum ratings apply for all types of soldering processes, including mass assembly, rework, and component removal.

2. All temperatures are measured on the center of the package body surface that is facing up during assembly reflow.

## W3J512M72G-XPBX

#### NOTES:

- 1. Parameters are applicable with  $V_{CC}/V_{CCQ}$  = +1.5V  $\pm$  0.075V.
- 2. All voltages are referenced to Vss.
- 3. Output timings are only valid for RON34 output buffer selection.
- Unit "tck (AVG)" represents the actual tck (AVG) of the input clock under operation. Unit "CK" represents one clock cycle of the input clock, counting the actual clock edges.
- 5. AC timing and I<sub>CC</sub> tests may use a V<sub>IL</sub>-to-V<sub>IH</sub> swing of up to 900mV in the test environment, but input timing is still referenced to VREF (except tis, tiH, tDS, and tDH use the AC/DC trip points and CK, CK# and DQS, DQS# use their crossing points). The minimum slew rate for the input signals used to test the device is 1 V/ns for single ended inputs and 2 V/ns for differential inputs in the range between VIL(AC) and VIH(AC).
- 6. All timings that use time-based values (ns,  $\mu$ s, ms) should use  $t_{CK}$  (AVG) to determine the correct number of clocks (AC Operation Table). In the case of non integer results, all minimum limits are to be rounded up to the nearest whole integer, and all maximum limits are to be rounded down to the nearest whole integer.
- 7. The use of "strobe" or "DQSDIFF" refers to the DQS and DQS# differential crossing point when DQS is the rising edge. The use of "clock" or "CK" refers to the CK and CK# differential crossing point when CK is the rising edge.
- This output load is used for all AC timing (except ODT reference timing) and slew rates. The actual test load may be different. The output signal voltage reference point is  $V_{CCQ/2}$  for singleended signals and the crossing point for differential signals.
- When operating in DLL disable mode, Mercury Systems does not warrant compliance with normal mode timings or functionality.
- 10. The clock's tck (AVG) is the average clock over any 200 consecutive clocks and tck(AVG) MIN is the smallest clock rate allowed, with the exception of a deviation due to clock jitter. Input clock jitter is allowed provided it does not exceed values specified and must be of a random Gaussian distribution in nature.
- 11. Spread spectrum is not included in the jitter specification values. However, the input clock can accommodate spread-spectrum at a sweep rate in the range of 20–60 kHz with an additional 1 percent of tck (AVG) as a long-term jitter component; however, the spread-spectrum may not use a clock rate below tck (AVG) MIN.
- 12. The clock's t<sub>CH (AVG)</sub> and t<sub>CL (AVG)</sub> are the average half clock period over any 200 consecutive clocks and is the smallest clock half period allowed, with the exception of a deviation due to clock jitter. Input clock jitter is allowed provided it does not exceed values specified and must be of a random Gaussian distribution in nature.
- 13. The period jitter (tJITPER) is the maximum deviation in the clock period from the average or nominal clock. It is allowed in either the positive or negative direction.
- 14. tCH(ABS) is the absolute instantaneous clock high pulse width as measured from one rising edge to the following falling edge.
- 15. tCL(ABS) is the absolute instantaneous clock low pulse width as measured from one falling edge to the following rising edge.
- 16. The cycle-to-cycle jitter (turcc) is the amount the clock period can deviate from one cycle to the next. It is important to keep cycle-to-cycle jitter at a minimum during the DLL locking time.
- 17. The cumulative jitter error (tERRnPER), where n is the number of clocks between 2 and 50, is the amount of clock time allowed to accumulate consecutively away from the average clock over n number of clock cycles.
- 18. tps (base) and tpH (base) values are for a single-ended 1 V/ns DQ slew rate and 2 V/ns differential DQS, DQS# slew rate.
- 19. These parameters are measured from a data signal (DM, DQ0, DQ1, and so forth) transition edge to its respective data strobe signal (DQS, DQS#) crossing.
- 20. The setup and hold times are listed converting the base specification values (to which derating tables apply) to VREF when the slew rate is 1 V/ns. These values, with a slew rate of 1 V/ns, are for reference only.
- 21. When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJITPER of the input clock (output deratings are relative to the SDRAM input clock).
- 22. Single-ended signal parameter
- 23. The DRAM output timing is aligned to the nominal or average clock. Most output parameters must be derated by the actual jitter error when input clock jitter is present, even when within specification. This results in each parameter becoming larger. The following parameters are required to be derated by subtracting tERR10PER (MAX): tDQSCK (MIN), tLZ (DQS)MIN, tLZ (DQ) MIN, and tAON (MIN). The following parameters are required to be derated by subtracting  $t_{ERR10PER}$  (MIN): t $DSSCK$  (MAX),  $t_{HZ}$  (MAX),  $t_{LZ}$  (DQS)MAX,  $t_{LZ}$  (DQ) MAX, and  $t_{AON}$  (MAX). The parameter tRPRE (MIN) is derated by subtracting tJITPER (MAX), while tRPRE (MAX) is derated by subtracting tJITPER (MIN).
- 24. The maximum preamble is bound by tLZDQS (MAX).
- 25. These parameters are measured from a data strobe signal (DQS, DQS#) crossing to its respective clock signal (CK, CK#) crossing. The specification values are not affected by the amount of clock jitter applied, as these are relative to the clock signal crossing. These parameters should be met whether clock jitter is present.
- 26. The tposck (DLL\_DIS) parameter begins CL + AL 1 cycles after the READ command.
- 27. The maximum postamble is bound by t<sub>HZDQS</sub> (MAX).
- 28. Commands requiring a locked DLL are: READ (and RDAP) and synchronous ODT commands. In addition, after any change of latency txppLL, timing must be met.
- 29. tis (base) and tlH (base) values are for a single-ended 1 V/ns control/command/ address slew rate and 2 V/ns CK, CK# differential slew rate.
- 30. These parameters are measured from a command/address signal transition edge to its respective clock (CK, CK#) signal crossing. The specification values are not affected by the amount of clock jitter applied as the setup and hold times are relative to the clock signal crossing that latches the command/address. These parameters should be met whether clock iitter is present.
- 31. For these parameters, the DDR3 SDRAM device supports tnPARAM (nCK) = RU(tPARAM [ns]tcK[AVG] [ns]), assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP (nCK) = RU(tRP/tCK[AVG]) if all input clock jitter specifications are met. This means for DDR3-800 6-6-6, of which t<sub>RP</sub> = 15ns, the device will support t<sub>nRP</sub> =  $RU$ (tRP/t<sub>CK[AVG]</sub>) = 6 as long as the input clock jitter specifications are met. That is, the PRECHARGE command at T0 and the ACTIVATE command at T0 + 6 are valid even if six clocks are less than 15ns due to input clock jitter.
- 32. During READs and WRITEs with auto precharge, the DDR3 SDRAM will hold off the internal PRECHARGE command until tras (MIN) has been satisfied.
- 33. When operating in DLL disable mode, the greater of 4CK or 15ns is satisfied for twr.
- 34. The start of the write recovery time is defined as follows:
	- For BL8 (fixed by MRS and OTF): Rising clock edge four clock cycles after WL
	- For BC4 (OTF): Rising clock edge four clock cycles after WL
	- For BC4 (fixed by MRS): Rising clock edge two clock cycles after WL
- 35. RESET# should be LOW as soon as power starts to ramp to ensure the outputs are in High-Z. Until RESET# is LOW, the outputs are at risk of driving and could result in excessive current, depending on bus activity.
- 36. The refresh period is 64ms up to +85°C. This equates to an average refresh rate of 7.8125μs. However, nine REFRESH commands must be asserted at least once every 70.3μs.
- 37. Although CKE is allowed to be registered LOW after a REFRESH command when tREFPDEN (MIN) is satisfied, there are cases where additional time such as txppLL (MIN) is required.
- 38. ODT turn-on time MIN is when the device leaves High-Z and ODT resistance begins to turn on. ODT turn-on time maximum is when the ODT resistance is fully on.
- 39. Half-clock output parameters must be derated by the actual tERR10PER and tJITDTY when input clock jitter is present. This results in each parameter becoming larger. The parameters tADC (MIN) and tAOF (MIN) are each required to be derated by subtracting both tERR10PER (MAX) and tJITDTY (MAX). The parameters tADC (MAX) and tAOF (MAX) are required to be derated by subtracting both tERR10PER (MAX) and tJITDTY (MAX).
- 40. ODT turn-off time minimum is when the device starts to turn off ODT resistance. ODT turn-off time maximum is when the DRAM buffer is in High-Z. This output load is used for ODT timings.
- 41. Pulse width of a input signal is defined as the width between the first crossing of VREF(DC) and the consecutive crossing of VREF(DC).
- Should the clock rate be larger than tRFC (MIN), an AUTO REFRESH command should have at least one NOP command between it and another AUTO REFRESH command. Additionally, if the clock rate is slower than 40ns (25 MHz), all REFRESH commands should be followed by a PRECHARGE ALL command.

#### **FIGURE 15 – PACKAGE DIMENSION: 543 PLASTIC BALL GRID ARRAY (PBGA) for W3J512M72G-XPBX**



#### **ORDERING INFORMATION**



## **Document Title**

4GB – 512M x 72 DDR3 SDRAM, 1.5V, 23 x 32 mm, 543 PBGA MCP

## **Revision History**



![](_page_37_Picture_5.jpeg)

Mercury Systems reserves the right to change products or specifications without notice.<br>© 2017 Mercury Systems. All rights reserved.