# **32Mx72 DDR SDRAM 219 PBGA**



*W3E32M72S-XBX*

#### **FEATURES**

- Data rate = 200, 250, 266, 333Mbs\*\*
- Package:
- 219 Plastic Ball Grid Array (PBGA), 32 x 25mm
- $\blacksquare$  2.5V ±0.2V core power supply
- 2.5V I/O (SSTL\_2 compatible)
- $\blacksquare$  Differential clock inputs (CK and CK#)
- Commands entered on each positive CK edge
- Internal pipelined double-data-rate (DDR) architecture; two data accesses per clock cycle
- **Programmable Burst length: 2,4 or 8**
- Bidirectional data strobe (DQS) transmitted/received with data, i.e., source-synchronous data capture (one per byte)
- DQS edge-aligned with data for READs; center-aligned with data for WRITEs
- DLL to align DQ and DQS transitions with CK
- Four internal banks for concurrent operation
- Data mask (DM) pins for masking write data (one per byte)
- Programmable IOL/IOH option
- Auto precharge option
- Auto Refresh and Self Refresh Modes
- Commercial, Industrial and Military Temperature Ranges
- Organized as 32M x 72
- Weight: W3E32M72S-XBX 3.0 grams typical

#### **BENEFITS**

- 40% SPACE SAVINGS vs. TSOP
- Reduced part count
- 34% I/O reduction vs TSOP
- $\blacksquare$  Reduced trace lengths for lower parasitic capacitance
- $\blacksquare$  Suitable for hi-reliability applications
- $\blacksquare$  Laminate interposer for optimum TCE match

\* This product is subject to change without notice.

#### **GENERAL DESCRIPTION**

The 256MByte (2Gb) DDR SDRAM is a high-speed CMOS, dynamic random-access, memory using 5 chips containing 536,870,912 bits. Each chip is internally configured as a quadbank DRAM.

The 256MB DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the 256MB DDR SDRAM effectively consists of a single 2n-bit wide, one-clock-cycle data tansfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins.

A bi-directional data strobe (DQS) is transmitted externally, along with data, for use in data capture at the receiver.strobe transmitted by the DDR SDRAM during READs and by the memory contoller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. Each chip has two data strobes, one for the lower byte and one for the upper byte.

The 256MB DDR SDRAM operates from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS, as well as to both edges of CK.

Read and write accesses to the DDR SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access.

The DDR SDRAM provides for programmable READ or WRITE burst lengths of 2, 4, or 8 locations. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.

The pipelined, multibank architecture of DDR SDRAMs allows for concurrent operation, thereby providing high effective bandwidth by hiding row precharge and activation time.

An auto refresh mode is provided, along with a power-saving power-down mode. All inputs are compatible with the Jedec Standard for SSTL\_2. All full drive options outputs are SSTL\_2, Class II compatible.

<sup>\*\*</sup> For 333 Mbs operation of industrial temperature  $CL = 2.5$ , at military temperature  $CL = 3$ .



#### **DENSITY COMPARISONS**

## **FUNCTIONAL DESCRIPTION**

Read and write accesses to the DDR SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command which is then followed by a READ or WRITE command. The address bits registered coincident with the AC TIVE command are used to select the bank and row to be accessed (BA0 and BA1 select the bank, A0-12 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

Prior to normal operation, the DDR SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation.

## **Initialization**

DDR SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Power must first be applied to Vcc and Vcco simultaneously, and then to VREF (and to the system  $V_{TT}$ ).  $V_{TT}$  must be applied after Vcco to avoid device latch-up, which may cause permanent damage to the device. VREF can be applied any time after V<sub>CCQ</sub> but is expected to be nominally coincident with V<sub>TT</sub>. Except for CKE, inputs are not recognized as valid until after VREF is applied. CKE is an SSTL\_2 input but will detect an LVCMOS LOW level after Vcc is applied. After CKE passes through VIH, it will transition to an SSTL\_2 signal and remain as such until power is cycled. Maintaining an LVCMOS LOW level on CKE during power-up is required to ensure that the DQ and DQS outputs will be in the High-Z state, where they will remain until driven in normal operation (by a read access). After all power supply and reference voltages are stable, and the clock is stable, the DDR SDRAM requires a 200μs delay prior to applying an executable command.

Once the 200µs delay has been satisfied, a DESELECT or NOP command should be applied, and CKE should be brought HIGH. Following the NOP command, a PRECHARGE ALL command

should be applied. Next a LOAD MODE REGISTER command should be issued for the extended mode register (BA1 LOW and BA0 HIGH) to enable the DLL, followed by another LOAD MODE REGISTER command to the mode register (BA0/BA1 both LOW) to reset the DLL and to program the operating parameters. Twohundred clock cycles are required between the DLL reset and any READ command. A PRECHARGE ALL command should then be applied, placing the device in the all banks idle state.

Once in the idle state, two AUTO REFRESH cycles must be performed (tRFC must be satisfied.) Additionally, a LOAD MODE REGISTER command for the mode register with the reset DLL bit deactivated (i.e., to program operating parameters without resetting the DLL) is required. Following these requirements, the DDR SDRAM is ready for normal operation.

## **Register Definition**

#### **MODE REGISTER**

The Mode Register is used to define the specific mode of operation of the DDR SDRAM. This definition includes the selection of a burst length, a burst type, a CAS latency, and an operating mode, as shown in Figure 3. The Mode Register is programmed via the MODE REGISTER SET command (with BA0 = 0 and BA1 = 0) and will retain the stored information until it is programmed again or the device loses power. (Except for bit A8 which is self clearing).

Reprogramming the mode register will not alter the contents of the memory, provided it is performed correctly. The Mode Register must be loaded (reloaded) when all banks are idle and no bursts are in progress, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation.

Mode register bits A0-A2 specify the burst length, A3 specifies the type of burst (sequential or interleaved), A4-A6 specify the CAS latency, and A7-A12 specify the operating mode.

#### W3E32M72S-XBX





#### FIGURE 2 - FUNCTIONAL BLOCK DIAGRAM Burst Length



Read and write accesses to the DDR SDRAM are burst oriented, with the burst length being programmable, as shown in Figure 3. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 2, 4 or 8 locations are available for both the sequential and the interleaved burst types.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A1-Ai when the burst length is set to two; by A2-Ai when the burst length is set to four (where Ai is the most significant column address for a given configuration); and by A3-Ai when the burst length is set to eight. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. The programmed burst length applies to both READ and WRITE bursts.

### **Burst Type**

Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3.

The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in Table 1.

## **READ Latency**

The READ latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first bit of output data. The latency can be set to 2 or 2.5 clocks.

If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n+m. Table 2 below indicates the operating frequencies at which each CAS latency setting can be used.

Reserved states should not be used as unknown operation or incompatibility with future versions may result.



#### **TABLE 2 – CAS LATENCY**

#### **Operating Mode**

The normal operating mode is selected by issuing a MODE REGISTER SET command with bits A7-A12 each set to zero, and bits A0-A6 set to the desired values. A DLL reset is initiated by issuing a MODE REGISTER SET command with bits A7 and A9-A12 each set to zero, bit A8 set to one, and bits A0-A6 set to the desired values. Although not required, JEDEC specifications recommend when a LOAD MODE REGISTER command is issued to reset the DLL, it should always be followed by a LOAD MODE REGISTER command to select normal operating mode.

All other combinations of values for A7-A12 are reserved for future use and/or test modes. Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result.

## **EXTENDED MODE REGISTER**

The extended mode register controls functions beyond those controlled by the mode register; these additional functions are DLL enable/disable, output drive strength, and QFC. These functions are controlled via the bits shown in Figure 5. The extended mode register is programmed via the LOAD MODE REGISTER command to the mode register (with BA0 = 1 and BA1 = 0) and will retain the stored information until it is programmed again or the device loses power. The enabling of the DLL should always be followed by a LOAD MODE REGISTER command to the mode register (BA0/ BA1 both LOW) to reset the DLL.

The extended mode register must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements could result in unspecified operation.

### **output drive strength**

The normal full drive strength for all outputs are specified to be SSTL2, Class II. The DDR SDRAM supports an option for reduced drive. This option is intended for the support of the lighter load and/ or point-to-point environments. The selection of the reduced drive strength will alter the DQs and DQSs from SSTL2, Class II drive strength to a reduced drive strength, which is approximately 54 percent of the SSTL2, Class II drive strength.

#### **dll enable/disable**

When the part is running without the DLL enabled, device functionality may be altered. The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to normal operation after having disabled the DLL for the purpose of debug or evaluation. (When the device exits self refresh mode, the DLL is enabled automatically.) Any time the DLL is enabled, 200 clock cycles with CKE high must occur before a READ command can be issued.

## **COMMANDS**

The Truth Table provides a quick reference of available commands. This is followed by a written description of each command.

## **DESELECT**

The DESELECT function (CS# High) prevents new commands from being executed by the DDR SDRAM. The SDRAM is effectively deselected. Operations already in progress are not affected.

## **NO OPERATION (NOP)**

The NO OPERATION (NOP) command is used to perform a NOP to the selected DDR SDRAM (CS# is LOW while RAS#, CAS#, and WE# are high). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected.

## **LOAD MODE REGISTER**

The Mode Registers are loaded via inputs A0-12. The LOAD MODE REGISTER command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until tMRD is met.

## **ACTIVE**

The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-12 selects the row. This row remains active (or open) for accesses until a PRECHARGE command is issued to that bank. A PRECHARGE command must be issued before opening a different row in the same bank.

### **READ**

The READ command is used to initiate a burst read access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-9 selects the starting column location. The value on input A10 determines whether or not AUTO PRECHARGE is used. If AUTO PRECHARGE is selected, the row being accessed will be precharged at the end of the READ burst; if AUTO PRECHARGE is not selected, the row will remain open for subsequent accesses.

## **WRITE**

The WRITE command is used to initiate a burst write access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-9 selects the starting column location. The value on input A10 determines whether or not AUTO PRECHARGE is used. If AUTO PRECHARGE is selected, the row being accessed will be precharged at the end of the WRITE burst; if AUTO PRECHARGE is not selected, the row will remain open for sub sequent accesses. Input data appearing on the DQ is written to the memory array subject to the DQM input logic level appearing coincident with the data. If a given DQM signal is registered LOW, the corresponding data will be written to memory; if the DQM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location.

## **PRECHARGE**

The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time  $(t_{RP})$ after the PRECHARGE command is issued. Except in the case of concurrent auto precharge, where a READ or WRITE command to a different bank is allowed as long as it does not interrupt the data transfer in the current bank and does not violate any other timing

parameters. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command will be treated as a NOP if there is no open row in that bank (idle state), or if the previously open row is already in the process of precharging.

## **AUTO PRECHARGE**

AUTO PRECHARGE is a feature which performs the same individual-bank PRECHARGE function described above, but without requiring an explicit command. This is accomplished by using A10 to enable AUTO PRECHARGE in conjunction with a specific READ or WRITE command. A precharge of the bank/ row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst. AUTO PRECHARGE is nonpersistent in that it is either en abled or disabled for each individual READ or WRITE command. The device supports concurrent auto precharge if the command to the other bank does not interrupt the data transfer to the current bank.

AUTO PRECHARGE ensures that the precharge is initiated at the earliest valid stage within a burst. This "earliest valid stage" is determined as if an explicit precharge command was issued at the earliest possible time, without violating tras (MIN). The user must not issue another command to the same bank until the precharge time (t<sub>RP</sub>) is completed.

## **BURST TERMINATE**

The BURST TERMINATE command is used to truncate READ bursts (with auto precharge disabled). The most recently registered READ command prior to the BURST TERMINATE command will be truncated. The open page which the READ burst was terminated from remains open.

## **AUTO REFRESH**

AUTO REFRESH is used during normal operation of the DDR SDRAM and is analogous to CAS-BEFORE-RAS (CBR) REFRESH in conventional DRAMs. This command is nonpersistent, so it must be issued each time a refresh is required. All banks must be idle before an AUTO REFRESH command is issued.

The addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during an AUTO REFRESH command. Each DDR SDRAM requires AUTO REFRESH cycles at an average interval of 7.8125μs (maximum).

To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight AUTO REFRESH commands can be posted to any given DDR SDRAM, meaning that the maximum absolute interval between any AUTO REFRESH command and the next AUTO REFRESH command is 9 x 7.8125μs (70.3μs). This maximum absolute interval is to allow future support for DLL updates internal to the DDR SDRAM to be restricted to AUTO

REFRESH cycles, without allowing excessive drift in t<sub>AC</sub> between updates.

Although not a JEDEC requirement, to provide for future functionality features, CKE must be active (High) during the AUTO REFRESH period. The AUTO REFRESH period begins when the AUTO REFRESH command is registered and ends tRFC later.

## **SELF REFRESH\***

The SELF REFRESH command can be used to retain data in the DDR SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the DDR SDRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command except CKE is dis abled (LOW). The DLL is automatically disabled upon entering SELF REFRESH and is automatically enabled upon exiting SELF REFRESH (A DLL reset and 200 clock cycles must then occur before a READ command can be issued). Input signals except CKE are "Don't Care" during SELF REFRESH. VREF voltage is also required for the full duration of SELF REFRESH.

The procedure for exiting self refresh requires a sequence of commands. First, CK and CK# must be stable prior to CKE going back HIGH. Once CKE is HIGH, the DDR SDRAM must have NOP commands issued for txsnR, because time is required for the completion of any internal refresh in progress.

A simple algorithm for meeting both refresh and DLL requirements is to apply NOPs for txsnR time, then a DLL Reset and NOPs for 200 additional clock cycles before applying any other command.

\* Self refresh available in commercial and industrial temperatures only.

#### **FIGURE 3 – MODE REGISTER DEFINITION**



#### **TABLE 1 – BURST DEFINITION**



NOTES:

1. For a burst length of two, A1-Ai select two-data-element block; A0 selects the starting column within the block.

2. For a burst length of four, A2-Ai select four-data-element block; A0-1 select the starting column within the block.

3. For a burst length of eight, A3-Ai select eight-data-element block; A0-2 select the starting column within the block.

4. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block.

#### **FIGURE 4 – CAS LATENCY**



#### **FIGURE 5 – EXTENDED MODE REGISTER DEFINITION**



#### **TRUTH TABLE – COMMANDS (NOTE 1)**



#### **TRUTH TABLE – DM OPERATION**



NOTES:

2. A0-12 define the op-code to be written to the selected Mode Register. BA0, BA1 select either the mode register (0, 0) or the extended mode register (1, 0).

3. A0-12 provide row address, and BA0, BA1 provide bank address.

4. A0-9 provide column address; A10 HIGH enables the auto precharge feature (non persistent), while A10 LOW disables the auto precharge feature; BA0, BA1 provide bank address.

- 5. A10 LOW: BA0, BA1 determine the bank being precharged. A10 HIGH: All banks precharged and BA0, BA1 are "Don't Care."
- 6. This command is AUTO REFRESH if CKE is HIGH; SELF REFRESH if CKE is LOW.
- 7. Internal refresh counter controls row addressing; all inputs and I/Os are "Don't Care" except for CKE.
- 8. Applies only to read bursts with auto precharge disabled; this command is undefined (and should not be used) for READ bursts with auto precharge enabled and for WRITE bursts.
- 9. DESELECT and NOP are functionally interchangeable.
- 10. Used to mask write data; provided coincident with the corresponding data.

<sup>1.</sup> CKE is HIGH for all commands shown except SELF REFRESH.

#### **ABSOLUTE MAXIMUM RATINGS**



NOTE:Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **CAPACITANCE (NOTE 13)**



#### **BGA THERMAL RESISTANCE**



Refer to "PBGA Thermal Resistance Correlation" Application Note at www.whiteedc.com in the application notes section for modeling conditions.

#### **DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS** (NOTES 1-5, 16)



## **AC INPUT OPERATING CONDITIONS**

**VCC, VCCQ = +2.5V ± 0.2V; -55°C ≤ TA≤ +125°C**

| <b>Parameter/Condition</b>   | Symbol          | Min         | Max                             | <b>Units</b> |
|------------------------------|-----------------|-------------|---------------------------------|--------------|
| Input High (Logic 1) Voltage | V <sub>IH</sub> | VREF +0.310 | $\hspace{0.1mm}-\hspace{0.1mm}$ |              |
|                              | Vil             |             | <b>VREF-0.310</b>               |              |

#### **Icc SPECIFICATIONS AND CONDITIONS (NOTES 1-5, 10, 12, 14)**

**VCC, = +2.5V ± 0.2V; -55°C ≤ TA ≤ +125°C**

| <b>Parameter/Condition</b>                                                                                                                                                                                                                      |                                   |                    | <b>MAX</b> |                  |        |              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------|------------|------------------|--------|--------------|
|                                                                                                                                                                                                                                                 |                                   | Symbol             | 333Mbs     | 250Mbs<br>266Mbs | 200Mbs | <b>Units</b> |
| OPERATING CURRENT: One bank; Active-Precharge; tRc = tRc (MIN); tck = tck (MIN); DQ, DM, and DQS inputs<br>changing once per clock cycle; Address and control inputs changing once every two clock cycles; (22, 48)                             |                                   | Icco               | 650        | 650              | 575    | mA           |
| OPERATING CURRENT: One bank; Active-Read-Precharge; Burst = 2; tac = tac (MIN); tck = tck (MIN); lout = 0mA;<br>Address and control inputs changing once per clock cycle (22, 48)                                                               |                                   | Icc <sub>1</sub>   | 800        | 800              | 725    | mA           |
| PRECHARGE POWER-DOWN STANDBY CURRENT: All banks idle; Power-down mode; tck = tck (MIN); CKE = LOW;<br>(23, 32, 50)                                                                                                                              |                                   | I <sub>CC2P</sub>  | 25         | 25               | 25     | mA           |
| IDLE STANDBY CURRENT: CS# = HIGH; All banks idle; tox = tox (MIN); CKE = HIGH; Address and other control inputs<br>changing once per clock cycle. $V_{IN} = V_{REF}$ for DQ, DQS, and DM (51)                                                   |                                   | I <sub>CC2F</sub>  | 225        | 225              | 200    | mA           |
| ACTIVE POWER-DOWN STANDBY CURRENT: One bank active; Power-down mode; tck = tck (MIN); CKE = LOW (23,<br>32, 50)                                                                                                                                 |                                   | ICC <sub>3</sub> P | 175        | 175              | 150    | mA           |
| ACTIVE STANDBY CURRENT: CS# = HIGH; CKE = HIGH; One bank; Active-Precharge; trc = tras (MAX); tck = tck<br>(MIN); DQ, DM, and DQS inputs changing twice per clock cycle; Address and other control inputs changing once per<br>clock cycle (22) |                                   | CC <sub>3N</sub>   | 250        | 250              | 225    | mA           |
| OPERATING CURRENT: Burst = 2; Reads; Continuous burst; One bank active; Address and control inputs changing<br>once per clock cycle; $tc_K = tcK$ (MIN); $l_{OUT} = 0mA$ (22, 48)                                                               |                                   | ICC <sub>4R</sub>  | 825        | 825              | 725    | mA           |
| OPERATING CURRENT: Burst = 2; Writes; Continuous burst; One bank active; Address and control inputs changing<br>once per clock cycle; $tc \kappa = tc \kappa$ (MIN); DQ, DM, and DQS inputs changing twice per clock cycle (22)                 |                                   | ICC <sub>4</sub> W | 975        | 755              | 675    | mA           |
| <b>AUTO REFRESH CURRENT</b>                                                                                                                                                                                                                     | $t_{REF} = t_{RC}$ (MIN) (27, 50) | Icc <sub>5</sub>   | 1,450      | 1,450            | 1,400  | mA           |
|                                                                                                                                                                                                                                                 | $t_{REF} = 7.8125 \mu s (27, 50)$ | ICC <sub>5</sub> A | 50         | 50               | 50     | mA           |
| SELF REFRESH CURRENT: CKE $\leq 0.2$ V                                                                                                                                                                                                          | Standard (11)                     | Icc <sub>6</sub>   | 25         | 25               | 25     | mA           |
| OPERATING CURRENT: Four bank interleaving READs (BL=4) with auto precharge, tRc =tRc (MIN); tck = tck (MIN);<br>Address and control inputs change only during Active READ or WRITE commands. (22, 49)                                           |                                   | lcc <sub>7</sub>   | 2,025      | 2,000            | 1,750  | mA           |

#### **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CHARACTERISTICS**



#### NOTES:

- 1. All voltages referenced to VSS.
- 2. Tests for AC timing, Icc, and electrical AC and DC characteristics may be conducted at nominal reference/supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified.
- 3. Outputs measured with equivalent load:



- 4. AC timing and Icc tests may use a VIL-to-VIH swing of up to 1.5V in the test environment, but input timing is still referenced to VREF (or to the crossing point for CK/CK#), and parameter specifications are guaranteed for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals used to test the device is 1V/ns in the range between VIL(AC) and VIH(AC).
- 5. The AC and DC input level specifications are as defined in the SSTL\_2 Standard (i.e., the receiver will effectively switch as a result of the signal crossing the AC input level, and will remain in that state as long as the signal does not ring back above [below] the DC input LOW [HIGH] level).
- 6. VREF is expected to equal Vcco<sub>2</sub> of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise (noncommon mode) on VREF may not exceed ±2 percent of the DC value. Thus, from Vcco/2, VREF is allowed  $\pm 25$ mV for DC error and an additional  $\pm 25$ mV for AC noise. This measurement is to be taken at the nearest VREF by-pass capacitor.
- 7. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF and must track variations in the DC level of VREF.
- 8. VID is the magnitude of the difference between the input level on CK and the input level on CK#.
- 9. The value of V<sub>IX</sub> and V<sub>MP</sub> are expected to equal Vcco/2 of the transmitting device and must track variations in the DC level of the same.
- 10. Icc is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time with the outputs open.
- 11. Enables on-chip refresh and address counters.
- 12. Icc specifications are tested after the device is properly initialized, and is averaged at the defined cycle rate.
- 13. This parameter is not tested but guaranteed by design. ta = 25°C, F= 1 MHz
- 14. For slew rates less than 1V/ns and greater than or equal to 0.5 V.ns. If the slew rate is less than 0.5V/ns, timing must be derated: tis has an additional 50 ps per each 100mV/ns reduction in slew rate from the 500mV/ns. tih has 0ps added, that is, it remains constant. If the slew rate exceeds 4.5V/ns, functionality is uncertain.
- 15. The CK/CK# input reference level (for timing referenced to CK/CK#) is the point at which CK# and CK# cross; the input reference level for signals other than CK/CK# is VREF.
- Inputs are not recognized as valid until VREF stabilizes. Once initialized, including SELF REFRESH mode, VREF must be powered within specified range. Exception: during the period before VREF stabilizes,  $CKE \leq 0.3$  x Vcco is recognized as LOW.



**FIGURE A – FULL DRIVE PULL-DOWN CHARACTERISTICS**

- 17. The output timing reference level, as measured at the timing reference point indicated in Note 3, is VTT.
- 18. thz and tuz transitions occur in the same access time windows as valid data transitions. These parameters are not referenced to a specific voltage level, but specify when the device output is no longer driving (HZ) or begins driving (LZ).
- 19. The intent of the Don't Care state after completion of the postamble is the DQS-driven signal should either be high, low, or high-Z and that any signal transition within the input switching region must follow valid input requirements. That is, if DQS transitions high (above VHDC(MIN) then it must not transition low (below VIHDC) prior to tDQSH(MIN).
- 20. This is not a device limit. The device will operate with a negative value, but system performance could be degraded due to bus turnaround.
- 21. It is recommended that DQS be valid (HIGH or LOW) on or before the WRITE command. The case shown (DQS going from High-Z to logic LOW) applies when no WRITEs were previously in progress on the bus. If a previous WRITE was in progress, DQS could be HIGH during this time, depending on tooss.
- 22. MIN (tRC or tRFC) for Icc measurements is the smallest multiple of tCK that meets the minimum absolute value for the respective parameter. tras (MAX) for Icc measurements is the largest multiple of tck that meets the maximum absolute value for tras.
- 23. The refresh period 64ms. (32ms for Military grade) This equates to an average refresh rate of 7.8125μs. However, an AUTO REFRESH command must be asserted at least once every 70.3μs; (35μs for Military grade) burst refreshing or posting by the DRAM controller greater than eight refresh cycles is not allowed.
- 24. The I/O capacitance per DQS and DQ byte/group will not differ by more than this maximum amount for any given device.
- 25. The valid data window is derived by achieving other specifications tHP (tcK/2), tposo, and toH (tQH = tHP - tQHS). The data valid window derates directly porportional with the clock duty cycle and a practical data valid window can be derived. The clock is allowed a maximum duty cycle variation of 45/55. Functionality is uncertain when operating beyond a 45/55 ratio. The data valid window derating curves are provided below for duty cycles ranging between 50/50 and 45/55.
- 26. Referenced to each output group: DQSL with DQ0-DQ7; and DQSH with DQ8-DQ15 of each chip.
- 27. This limit is actually a nominal value and does not result in a fail value. CKE is HIGH during REFRESH command period (tRFC [MIN]) else CKE is LOW (i.e., during standby).
- 28. To maintain a valid level, the transitioning edge of the input must:
- a) Sustain a constant slew rate from the current AC level through to the target AC level, VL(AC) or VIH(AC).
- b) Reach at least the target AC level.
- After the AC target level is reached, continue to maintain at least the target DC level, VIL(DC) or VIH(DC).
- 29. The Input capacitance per pin group will not differ by more than this maximum amount for any given device.
- 30. CK and CK# input slew rate must be  $\leq$  1V/ns ( $\leq$  2V/ns differentially).
- 31. DQ and DM input slew rates must not deviate from DQS by more than 10%. If the DQ/DM/DQS slew rate is less than 0.5V/ns, timing must be derated: 50ps must be added to tps and tph for each 100mV/ns reduction in slew rate. If slew rate exceeds 4V/ns, functionality is uncertain.
- Vcc must not vary more than 4% if CKE is not active while any bank is active.



#### **FIGURE B – FULL DRIVE PULL-UP CHARACTERISTICS**

- 33. The clock is allowed up to ±150ps of jitter. Each timing parameter is allowed to vary by the same amount.
- 34. the min is the lesser of tcL minimum and tch minimum actually applied to the device CK and CK# inputs, collectively during bank active.
- READs and WRITEs with auto precharge are not allowed to be issued until tras(MIN) can be satisfied prior to the internal precharge command being issued.
- 36. Any positive glitch must be less than 1/3 of the clock and not more than +400mV or 2.9 volts, whichever is less. Any negative glitch must be less than

1/3 of the clock cycle and not exceed either -300mV or 2.2 volts, whichever is more positive. The average cannot be below the 2.5V minimum.

- 37. Normal Output Drive Curves:
- The full variation in driver pull-down current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines of the V-I curve of Figure A.
- b) The variation in driver pull-down current within nominal limits of voltage and temperature is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve of Figure A.
- c) The full variation in driver pull-up current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines of the V-I curve of Figure B.
- d) The variation in driver pull-up current within nominal limits of voltage and temperature is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve of Figure B.
- e) The full variation in the ratio of the maximum to minimum pull-up and pull-down current should be between .71 and 1.4, for device drain-to-source voltages from 0.1V to 1.0 Volt, and at the same voltage and temperature.
- f) The full variation in the ratio of the nominal pull-up to pull-down current should be unity ±10%, for device drain-to-source voltages from 0.1V to 1.0 Volt.
- 38. Reduced Output Drive Curves:
	- a) The full variation in driver pull-down current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines of the V-I curve of Figure C.
	- b) The variation in driver pull-down current within nominal limits of voltage and temperature is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve of Figure C.
	- c) The full variation in driver pull-up current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines of the V-I curve of Figure D.
	- d) The variation in driver pull-up current within nominal limits of voltage and temperature is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve of Figure D.
	- e) The full variation in the ratio of the maximum to minimum pull-up and pull-down current should be between .71 and 1.4, for device drain-to-source voltages from 0.1V to 1.0 V, and at the same voltage and temperature.
	- f) The full variation in the ratio of the nominal pull-up to pull-down current should be unity ±10%, for device drain-to-source voltages from 0.1V to 1.0 V.
- 39. The voltage levels used are derived from a minimum Vcc level and the referenced test load. In practice, the voltage levels obtained from a properly terminated bus will provide significantly different voltage values.
- 40. V<sub>IH</sub> overshoot: V<sub>IH</sub>(MAX) = Vcco+1.5V for a pulse width  $\leq$  3ns and the pulse width can not be greater than 1/3 of the cycle rate. V<sub>IL</sub> undershoot: V<sub>IL</sub> (MIN) = -1.5V for a pulse width  $\leq$  3ns and the pulse width cannot be greater than 1/3 of the cycle rate.
- 41. Vcc and Vcco must track each other. 42. tHz (MAX) will prevail over toosck (MAX) + tRPST (MAX) condition. tLz (MIN) will prevail over  $t$ posck (MIN) +  $t$ RPRE (MAX) condition.
- 43. tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (tRPST), or begins driving (tRPRE).
- 44. During initialization, Vccq, VTT, and VREF must be equal to or less than Vcc + 0.3V. Alternatively, VTT may be 1.35V maximum during power up, even if Vcc/Vcco are 0 volts, provided a minimum of 42 ohms of series resistance is used between the VTT supply and the input pin.
- 45. The current part operates below the slowest JEDEC operating frequency of 83 MHz. As such, future die may not reflect this option
- 46. When an input signal is HIGH or LOW, it is defined as a steady state logic HIGH or LOW.
- 47. Random addressing changing: 50% of data changing at every transfer.
- 48. Random addressing changing: 100% of data changing at every transfer.
- 49. CKE must be active (high) during the entire time a refresh command is executed. That is, from the time the AUTO REFRESH command is registered, CKE must be active at each rising clock edge, until tRFC has been satisfied.
- 50. Icc2N specifies the DQ, DQS, and DQM to be driven to a valid high or low logic level. Icc20 is similar to Icc2F except Icc2Q specifies the address and control inputs to remain stable. Although Icc2F, Icc2N, and Icc2Q are similar, Icc2F is "worst case."
- 51. Whenever the operating frequency is altered, not including jitter, the DLL is required to be reset followed by 200 clock cycles before any READ command.
- 52. This is the DC voltage supplied at the DRAM and is inclusive of all noise up to 20 MHz. Any noise above 20 MHz at the DRAM generated from any source other than that of the DRAM itself may not exceed the DC coltage range of  $2.6V \pm 100$  mV.
- 53. For 333Mbs operation of industrial temperature CL = 2.5, at military temperature CL = 3.

## **FIGURE C – REDUCED DRIVE PULL-DOWN CHARACTERISTICS**



### **FIGURE D – REDUCED DRIVE PULL-UP CHARACTERISTICS**





**PACKAGE DIMENSION: 219 PLASTIC BALL GRID ARRAY (PBGA)**

#### **ORDERING INFORMATION**



## **Document Title 32M x 72 DDR SDRAM, 219 PBGA Multi-Chip Package, 25mm x 32mm**

## **Revision History**





Mercury Systems reserves the right to change products or specifications without notice.<br>© 2016 Mercury Systems. All rights reserved.