### Features

- 16 Mbit SRAM Multi Chip Module
- Allows 32-, 16- or 8-bit access configuration
- Operating Voltage: 3.3V  $\underline{+}$  0.3V, 5V Tolerant
- Access Time:
  - 25 ns, 20 ns
  - 18 ns (preliminary information)
- Very Low Power Consumption
  - Active: 595 mW per byte (Max) @ 20 ns<sup>(1)</sup>, 415mW per byte (Max) @ 50ns<sup>(2)</sup>
  - Standby: 15 mW (Typ)
- Military Temperature Range: -55 to +125°C
- TTL-Compatible Inputs and Outputs
- Asynchronous
- Die manufactured on Atmel 0.25 µm Radiation Hardened Process
- No Single Event Latch Up below LET Threshold of 80 MeV/mg/cm<sup>2</sup>
- Tested up to a Total Dose of 300 krads (Si) according to MIL-STD-883 Method 1019
- ESD Better than 2000V
- Quality Grades:
  - QML-Q or V with SMD 5962-06229
  - ESCC
- 950 Mils Wide MQFPT68 Package
- Mass : 8.5 grams
- Notes: 1. For AT68166FT-20 only. 540mW for AT68166FT-25.
  - 2. For AT68166FT-20 only. 450mW for AT68166FT-25.

# Description

The AT68166FT is a 16Mbit SRAM packaged in a hermetic Multi Chip Module (MCM) for space applications.

The AT68166FT MCM incorporates four 4Mbit AT60142FT SRAM dice. It can be organized as either one bank of 512Kx8, two banks of 512Kx16 or four banks of 512Kx8. It combines rad-hard capabilities, a latch-up threshold of 80MeV.cm<sup>2</sup>/mg, a Multiple Bit Upset immunity and a total dose tolerance of 300Krads, with a fast access time.

The MCM packaging technology allows a reduction of the PCB area by 50% with a weight savings of 75% compared to four 4Mbit packages.

Thanks to the small size of the 4Mbit SRAM die, Atmel has been able to accommodate the assembly of the four dice on one side of the package which facilitates the power dissipation.

The compatibility with other products allows designers to easily migrate to the Atmel AT68166FT memory.

The AT68166FT is powered at 3.3V and is 5V tolerant.

The AT68166FT is processed according to the test methods of the latest revision of the MIL-PRF-38535 or the ESCC 9000.



Rad Hard 16 MegaBit 3.3V 5V Tolerant SRAM Multi-Chip Module

# AT68166FT

7531I-AERO-06/10





## **Block Diagrams**

### AT68166FT Block Diagram



### 512K x 8 Banks Block Diagram (AT60142FT)



AT68166FT

# **Pin Configuration**

AT68166FT is packaged in a MQFP68. The pin assignment depends on the access time. There are 2 versions as described in the table below :

| Access Time     | 25 ns | 20 ns | 18 ns |
|-----------------|-------|-------|-------|
| Package Version | YM    | Y     | S     |

| Lead | Signal       | Le | ad  | Signal | Lead    | Signal  | Le | ad | Signal |
|------|--------------|----|-----|--------|---------|---------|----|----|--------|
| 1    | I/O0[0]      | 1  | 8   | VCC    | 35      | I/O3[7] | 5  | 2  | VCC    |
| 2    | I/O0[1]      | 1  | 9   | A11    | 36      | I/O3[6] | 5  | 3  | A10    |
| 3    | I/O0[2]      | 2  | 0   | A12    | 37      | I/O3[5] | 5  | 4  | A9     |
| 4    | I/O0[3]      | 2  | :1  | A13    | 38      | I/O3[4] | 5  | 5  | A8     |
| 5    | I/O0[4]      | 2  | 2   | A14    | 39      | I/O3[3] | 5  | 6  | A7     |
| 6    | I/O0[5]      | 2  | 3   | A15    | 40      | I/O3[2] | 5  | 7  | A6     |
| 7    | I/O0[6]      | 2  | 4   | A16    | 41      | I/O3[1] | 5  | 8  | WE0    |
| 8    | I/O0[7]      | 2  | 5   | CS0    | 42      | I/O3[0] | 5  | 9  | CS3    |
| 9    | GND          | 2  | 6   | ŌE     | 43      | GND     | 6  | 0  | GND    |
| 10   | I/O1[0]      | 2  | .7  | CS1    | 44      | I/O2[7] | 6  | 1  | CS2    |
| 11   | I/O1[1]      | 2  | 8   | A17    | 45      | I/O2[6] | 6  | 2  | A5     |
| 12   | I/O1[2]      | 2  | 9   | WE1    | 46      | I/O2[5] | 6  | 3  | A4     |
| 13   | I/O1[3]      | 3  | 0   | WE2    | 47      | I/O2[4] | 6  | 4  | A3     |
| 14   | I/O1[4]      | 3  | 1   | WE3    | 48      | I/O2[3] | 6  | 5  | A2     |
| 15   | I/O1[5]      | 3  | 2   | A18    | 49      | I/O2[2] | 6  | 6  | A1     |
| 16   | I/O1[6]      | 33 | YS  | GND    | 50      | I/O2[1] | 6  | 7  | A0     |
| 10   |              | 55 | YM  | NC     | 50      | "O2[1]  | 0  | ,  | 70     |
| 17   | 7 1/01[7] 34 | YS | VCC | 51     | I/O2[0] | 1/02[0] | 68 | YS | VCC    |
| 17   |              | 54 | YM  | NC     | 51      | 1/02[0] | 00 | ΥM | NC     |

Table 1. Pin assignment in YS & YM packages





Figure 1. Pin assignment in YM package



Note: NC pins are not bonded internally. So, they can be connected to GND or Vcc



Figure 2. Pin assignment in YS package

# **Pin Description**

### Table 2. Pin Names

| Name               | Description       |
|--------------------|-------------------|
| A0 - A18           | Address Inputs    |
| I/O0 - I/O31       | Data Input/Output |
| CS0 - CS3          | Chip Select       |
| WE0 - WE3          | Write Enable      |
| ŌĒ                 | Output Enable     |
| VCC                | Power Supply      |
| GND <sup>(1)</sup> | Ground            |

Note: 1. The package lid is connected to GND

### Table 3. Truth Table<sup>(1)</sup>

| CSx | WEx | OE | Inputs/Outputs | Mode           |
|-----|-----|----|----------------|----------------|
| Н   | х   | х  | Z              | Standby        |
| L   | Н   | L  | Data Out       | Read           |
| L   | L   | х  | Data In        | Write          |
| L   | Н   | Н  | Z              | Output Disable |

Note: 1. L=low, H=high, X= H or L, Z=high impedance.





# **Electrical Characteristics**

### **Absolute Maximum Ratings\***

| Supply Voltage to GND Potential:0.5V to 4.6V |
|----------------------------------------------|
| Voltage range on any input: GND -0.5V to 7V  |
| Voltage range on any ouput: GND -0.5V to 7V  |
| Storage Temperature:65·C to +150·C           |
| Output Current from Outputs Pins: 20 mA      |
| Electrostatic Discharge Voltage:             |

\*NOTE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. **Exposure between recommended DC operating and absolute maximum rating conditions for extended periods may affect device reliability.** 

### **Military Operating Range**

| Operating Voltage | Operating Temperature |
|-------------------|-----------------------|
| $3.3\pm0.3V$      | -55 C to + 125 C      |

### **Recommended DC Operating Conditions**

| Parameter       | Description        | Min       | Тур | Мах                 | Unit |
|-----------------|--------------------|-----------|-----|---------------------|------|
| Vcc             | Supply voltage     | 3         | 3.3 | 3.6                 | V    |
| GND             | Ground             | 0.0       | 0.0 | 0.0                 | V    |
| V <sub>IL</sub> | Input low voltage  | GND - 0.3 | 0.0 | 0.8                 | V    |
| V <sub>IH</sub> | Input high voltage | 2.2       | -   | 5.5V <sup>(1)</sup> | V    |

Note: 1. 5.8V in transient conditions.

### Capacitance

| Parameter                                  | Description       | Min | Тур | Max | Unit |
|--------------------------------------------|-------------------|-----|-----|-----|------|
| C <sub>in</sub> <sup>(1)</sup> (OE and Ax) | Input capacitance | -   | -   | 48  | pF   |
| $C_{in}^{(1)}$ (CSx and WEx)               | Input capacitance | -   | -   | 12  | pF   |
| C <sub>io</sub> <sup>(1)</sup>             | I/O capacitance   | -   | -   | 12  | pF   |

Note: 1. Guaranteed but not tested.

# AT68166FT ،

### **DC Parameters**

#### **DC Test Conditions** TA = -55°C to +125°C; Vss = 0V; Vcc = 3.0V to 3.6V

|                             |                                  |         |         | Maximum      |              |              |      |
|-----------------------------|----------------------------------|---------|---------|--------------|--------------|--------------|------|
| Parameter                   | Description                      | Minimum | Typical | AT68166FT-25 | AT68166FT-20 | AT68166FT-18 | Unit |
| IIX <sup>(1)</sup>          | Input leakage current            | -1      | -       | 1            | 1            | 1            | μA   |
| IOZ <sup>(1)</sup>          | Output leakage current           | -1      | -       | 1            | 1            | 1            | μA   |
| IIH <sup>(2)</sup> at 5.5V  | Input Leakage Current (OE & Axx) | -       | -       | 10           | 6            | 6            | μA   |
| 111 × at 5.5 v              | Input Leakage Current (WE & CS)  | -       | -       | 5            | 2            | 2            | μA   |
| IOZH <sup>(2)</sup> at 5.5V | Output Leakage Current           | -       | -       | 5            | 1.5          | 1.5          | μA   |
| VOL <sup>(3)</sup>          | Output low voltage               | -       | -       | 0.4          | 0.4          | 0.4          | V    |
| VOH <sup>(4)</sup>          | Output high voltage              | 2.4     | Ι       | -            | -            | -            | V    |

Notes: 1.  $GND < V_{IN} < V_{CC}$ ,  $GND < V_{OUT} < V_{CC}$  Output Disabled. 2.  $V_{IN} = 5.5V$ ,  $V_{OUT} = 5.5V$ , Output Disabled. 3.  $V_{CC}$  min. -  $I_{OL} = 6$  mA 4.  $V_{CC}$  min.  $I_{OH} = -4$  mA

### Consumption

| Symbol                                             | Description                  | TAVAV/TAVAW<br>Test Condition            | AT68166FT-25                | AT68166FT-20                  | AT68166FT-18<br>(preliminary)   | Unit | Value |
|----------------------------------------------------|------------------------------|------------------------------------------|-----------------------------|-------------------------------|---------------------------------|------|-------|
| I <sub>CCSB</sub> <sup>(1)</sup>                   | Standby Supply<br>Current    | -                                        | 10                          | 7                             | 7.5                             | mA   | max   |
| I <sub>CCSB1</sub> <sup>(2)</sup>                  | Standby Supply<br>Current    | _                                        | 8                           | 6                             | 7                               | mA   | max   |
| I <sub>CCOP</sub> <sup>(3)</sup> Read<br>per byte  | Dynamic Operating<br>Current | 18 ns<br>20 ns<br>25 ns<br>50 ns<br>1 μs | -<br>-<br>150<br>85<br>15   | -<br>165<br>145<br>80<br>12   | 170<br>165<br>145<br>80<br>12   | mA   | max   |
| I <sub>CCOP</sub> <sup>(4)</sup> Write<br>per byte | Dynamic Operating<br>Current | 18 ns<br>20 ns<br>25 ns<br>50 ns<br>1 μs | -<br>-<br>150<br>125<br>110 | -<br>140<br>135<br>115<br>105 | 145<br>140<br>135<br>115<br>105 | mA   | max   |

Notes: 1. All  $\overline{CSx} \ge V_{IH}$ 2. All  $\overline{CSx} \ge V_{CC} - 0.3V$ 3.  $F = 1/_{TAVAV}$ ,  $I_{out} = 0$  mA,  $\overline{WEx} = \overline{OE} = V_{IH}$ ,  $V_{IN} = GND/V_{CC}$ ,  $V_{CC}$  max. 4.  $F = 1/_{TAVAW}$ ,  $I_{out} = 0$  mA,  $\overline{WEx} = V_{IL}$ ,  $\overline{OE} = V_{IH}$ ,  $V_{IN} = GND/V_{CC}$ ,  $V_{CC}$  max.



7531I-AERO-06/10



### **Data Retention Mode**

Atmel CMOS RAM's are designed with battery backup in mind. Data retention voltage and supply current are guaranteed over temperature. The following rules insure data retention:

- 1. During data retention chip select  $\overline{\text{CSx}}$  must be held high within V<sub>cc</sub> to V<sub>cc</sub> -0.2V.
- 2. Output Enable ( $\overline{OE}$ ) should be held high to keep the RAM outputs high impedance, minimizing power dissipation.
- 3. During power-up and power-down transitions  $\overline{CSx}$  and  $\overline{OE}$  must be kept between V<sub>cc</sub> + 0.3V and 70% of  $V_{cc}$ .
- 4. The RAM can begin operation >  $t_R$  ns after V<sub>CC</sub> reaches the minimum operation voltages (3V).

Figure 3. Data Retention Timing



### **Data Retention Characteristics**

| Parameter                        | Description                          | Min                              | Typ T <sub>A</sub> = 25⋅C | Мах                   | Unit |  |
|----------------------------------|--------------------------------------|----------------------------------|---------------------------|-----------------------|------|--|
| V <sub>CCDR</sub>                | V <sub>CC</sub> for data retention   | 2.0                              | -                         | -                     | V    |  |
| t <sub>CDR</sub>                 | Chip deselect to data retention time | 0.0                              | -                         | -                     | ns   |  |
| t <sub>R</sub>                   | Operation recovery time              | t <sub>AVAV</sub> <sup>(1)</sup> | -                         | -                     | ns   |  |
|                                  |                                      |                                  |                           | 6<br>(AT68166FT-25)   |      |  |
| I <sub>CCDR</sub> <sup>(2)</sup> | Data retention current               | -                                | 3                         | 4.5<br>(AT68166FT-20) | mA   |  |
|                                  |                                      |                                  |                           | 5<br>(AT68166FT-18)   |      |  |

1.

 $T_{AVAV}$  = Read cycle time. All CSx = V<sub>CC</sub>, V<sub>IN</sub> = GND/V<sub>CC</sub>. 2.

AT68166FT

### **AC Characteristics**

| Temperature Range:                                | 55 +125°C           |
|---------------------------------------------------|---------------------|
| Supply Voltage:                                   | . 3.3 <u>+</u> 0.3V |
| Input Pulse Levels:                               | . GND to 3.0V       |
| Input Rise and Fall Times:                        | . 3ns (10 - 90%)    |
| Input and Output Timing Reference Levels:         | . 1.5V              |
| Output Loading I <sub>OL</sub> /I <sub>OH</sub> : | . See Figure 4      |

### Figure 4. AC Test Loads Waveforms





TGLQX, TGHQZ)

### Write Cycle

 Table 4.
 Write cycle timings<sup>(1)</sup>

|        |                                         | AT68166FT-25 |     | AT68166FT-20 |     | AT68166FT-18<br>(preliminary) |     |      |
|--------|-----------------------------------------|--------------|-----|--------------|-----|-------------------------------|-----|------|
| Symbol | Parameter                               | min          | max | min          | max | min                           | max | Unit |
| TAVAW  | Write cycle time                        | 20           | -   | 20           | -   | 18                            | -   | ns   |
| TAVWL  | Address set-up time                     | 2            | -   | 2            | -   | 2                             | -   | ns   |
| TAVWH  | Address valid to end of write           | 14           | -   | 11           | -   | 10                            | -   | ns   |
| TDVWH  | Data set-up time                        | 9            | -   | 8            | -   | 7                             | -   | ns   |
| TELWH  | $\overline{\text{CS}}$ low to write end | 12           | -   | 12           | -   | 11                            | -   | ns   |
| TWLQZ  | Write low to high Z <sup>(2)</sup>      | -            | 10  | -            | 10  | -                             | 9   | ns   |
| TWLWH  | Write pulse width                       | 12           | -   | 9            | -   | 9                             | -   | ns   |
| TWHAX  | Address hold from end of write          | 0            | -   | 0            | -   | 0                             | -   | ns   |
| TWHDX  | Data hold time                          | 2            | -   | 1            | -   | 1                             | -   | ns   |
| TWHQX  | Write high to low Z <sup>(2)</sup>      | 5            | -   | 5            | -   | 5                             | -   | ns   |

Notes: 1. Timings figures applicable for 8-bit, 16-bit and 32-bit mode.

2. Parameters guaranteed, not tested, with output loading 5 pF. (See "AC Test Loads Waveforms" on page 9.)







The internal write time of the memory is defined by the overlap of  $\overline{CS}$  Low and  $\overline{WE}$  LOW. Both signals must be activated to initiate a write and either signal can terminate a write by going in active mode. The data input setup and hold timing should be referenced to the active edge of the signal that terminates the write. Data out is high impedance if  $\overline{OE} = V_{IH}$ .

10 AT68166FT

### **Read Cycle**

|        |                                                      | AT68166FT-25 |     | AT68166FT-20 |     | AT68166FT-18<br>(preliminary) |     |      |
|--------|------------------------------------------------------|--------------|-----|--------------|-----|-------------------------------|-----|------|
| Symbol | Parameter                                            | min          | max | min          | max | min                           | max | Unit |
| TAVAV  | Read cycle time                                      | 25           | -   | 20           | -   | 18                            | -   | ns   |
| TAVQV  | Address access time                                  | -            | 25  | -            | 20  | -                             | 18  | ns   |
| TAVQX  | Address valid to low Z                               | 5            | -   | 5            | -   | 5                             | -   | ns   |
| TELQV  | Chip-select access time                              | -            | 25  | -            | 20  | -                             | 18  | ns   |
| TELQX  | $\overline{\text{CS}}$ low to low Z <sup>(2)</sup>   | 5            | -   | 5            | -   | 5                             | -   | ns   |
| TEHQZ  | $\overline{\text{CS}}$ high to high Z <sup>(2)</sup> | -            | 10  | -            | 9   | -                             | 9   | ns   |
| TGLQV  | Output Enable access time                            | -            | 12  | -            | 10  | -                             | 9   | ns   |
| TGLQX  | $\overline{\text{OE}}$ low to low Z <sup>(2)</sup>   | 2            | -   | 2            | -   | 2                             | -   | ns   |
| TGHQZ  | $\overline{\text{OE}}$ high to high Z <sup>(2)</sup> | -            | 10  | -            | 9   | -                             | 9   | ns   |

Notes: 1. Timings figures applicable for 8-bit, 16-bit and 32-bit mode.

2. Parameters guaranteed, not tested, with output loading 5 pF. (See "AC Test Loads Waveforms" on page 9.)



Read Cycle 2

Chip Select Controlled ( $\overline{WE} = V_{IH}$ )







## **Typical Applications**

This section presents some standard implementations of the AT68166FT in application.

# 32-bit mode application

- When used on a 32-bit (word) application, the module shall be connected as follows :
- The 32 lines of data are connected to distinct data lines
- The four  $\overline{\text{CSx}}$  are connected together and linked to a single host  $\overline{\text{CS}}$  output
- Each of the four WEx is connected to a dedicated WE line on the host to allow byte, half word and word format write.
- Figure 5. 32-bit typical application (one SRAM bank)



# **16-bit mode**<br/>applicationWhen used on a 16-bit (half word) application, the module can be connected as presented in the<br/>following figure. This allows the use of a single AT68166FT part for two SRAM memory banks.

All input controls of the AT68166FT not used in the application shall be pulled-up.

Figure 6. 16-bit typical application (two SRAM banks)



# 8-bit mode application

When used on a 8-bit (byte) application, the module can be connected as presented in the following figure. This allows the use of a single AT68166FT part for up to four SRAM memory banks. All input controls of the AT68166FT not used in the application shall be pulled-up.

### Figure 7. 8-bit typical application (four SRAM banks)



12 **AT68166FT** 

### **Ordering Information**

| Part Number                          | Temperature Range | Speed | Package | Flow                |
|--------------------------------------|-------------------|-------|---------|---------------------|
| AT68166FT-YM25-E                     | 25°C              | 25 ns | MQFPT68 | Engineering Samples |
| 5962-0622901QXC                      | -55° to +125°C    | 25 ns | MQFPT68 | QML Q               |
| 5962-0622901VXC                      | -55° to +125°C    | 25 ns | MQFPT68 | QML V               |
| 5962R0622901VXC                      | -55° to +125°C    | 25 ns | MQFPT68 | QML V RHA           |
| AT68166FT-YM25-SCC                   | -55° to +125°C    | 25 ns | MQFPT68 | ESCC                |
|                                      |                   |       |         |                     |
| AT68166FT-YS20-E                     | 25°C              | 20 ns | MQFPT68 | Engineering Samples |
| 5962-0622903QYC                      | -55° to +125°C    | 20 ns | MQFPT68 | QML Q               |
| 5962-0622903VYC                      | -55° to +125°C    | 20 ns | MQFPT68 | QML V               |
| 5962R0622903VYC                      | -55° to +125°C    | 20 ns | MQFPT68 | QML V RHA           |
| AT68166FT-YS20-SCC <sup>(2)</sup>    | -55° to +125°C    | 20 ns | MQFPT68 | ESCC                |
|                                      |                   |       |         |                     |
| AT68166FT-YS18-E <sup>(1)</sup>      | 25°C              | 18 ns | MQFPT68 | Engineering Samples |
| AT68166FT-YS18-MQ <sup>(1)(2)</sup>  | -55° to +125°C    | 18 ns | MQFPT68 | QML Q               |
| AT68166FT-YS18-SV <sup>(1)(2)</sup>  | -55° to +125°C    | 18 ns | MQFPT68 | QML V               |
| AT68166FT-YS18-SR <sup>(1)(2)</sup>  | -55° to +125°C    | 18 ns | MQFPT68 | QML V RHA           |
| AT68166FT-YS18-SCC <sup>(1)(2)</sup> | -55° to +125°C    | 18 ns | MQFPT68 | ESCC                |

Note: 1. Please contact your local sales office.

2. Will be replaced by SMD part number when available.





# **Package Drawings**





Note: Lid is connected to Ground.

Note: YM and YS package drawings are identical.

### **Document Revision History**

### Changes from Rev. C to Rev. D

1. Update of access time parameters.

### Changes from Rev. D to Rev. E

1. Added YS package.

### Changes from Rev. E to Rev. F

1. Updated ordering information.

### Changes from Rev. F to Rev. G

1. Split datasheet into two seperate documents: removed AT68166F from this document. Please refer to document 7747 on the Atmel web site.

### Changes from Rev. G to Rev. H

1. Update of Absolute Maximum Ratings section

### Changes from Rev. H to Rev. I

- Page 1: MQFP68 replaced by MQFPT68
- Page 2 : AT68166FT Block Diagram updated
- Page 4 : note added about the NC pins
- Page 12 : typical application figures updated





### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

*Memory* 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123

38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically providedotherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel'sAtmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

©2007 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, and Everywhere You Are<sup>®</sup> are the trademarks or registered trademarks, of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

