### DATASHEET

# intersil

## 5V Ultra Low Noise, Zero Drift Rail-to-Rail Precision Op Amp

### ISL28134

The ISL28134 is a single, chopper-stabilized zero drift operational amplifier optimized for single and dual supply operation from 2.25V to 6.0V and ±1.125V and ±3.0V. The ISL28134 uses auto-correction circuitry to provide very low input offset voltage, drift and a reduction of the 1/f noise corner below 0.1Hz. The ISL28134 achieves ultra low offset voltage, offset temperature drift, wide gain bandwidth and rail-to-rail input/output swing while minimizing power consumption.

The ISL28134 is ideal for amplifying the sensor signals of analog front-ends that include pressure, temperature, medical, strain gauge and inertial sensors down to the µV levels.

The ISL28134 can be used over standard amplifiers with high stability across the industrial temperature range of -40°C to +85°C and the full industrial temperature range of -40°C to +125°C. The ISL28134 is available in an industry standard pinout SOIC and SOT-23 packages.

### Applications

- Medical instrumentation
- Sensor gain amps
- Precision low drift, low frequency ADC drivers
- Precision voltage reference buffers
- Thermopile, thermocouple, and other temperature sensors front-end amplifiers
- Inertial sensors
- Process control systems
- Weight scales and strain gauge sensors

### Features

- Rail-to-rail inputs and outputs
- CMRR at  $V_{CM} = 0.1V$  beyond  $V_S$ ............. 135dB, typ
- VOH and VOL . . . . . . . . . . . . . . . . . . . . . . .10mV from VS, typ
- No 1/f noise corner down to 0.1Hz
- Input noise voltage  $\dots\dots\dots\dots\dots10nV/\sqrt{Hz}$  at 1kHz
- $-0.1$ Hz to 10Hz noise voltage................... 250nV<sub>P-P</sub> • Low offset voltage . . . . . . . . . . . . . . . . . . . . . . . . . . 2.5µV, Max
- Superb offset drift . . . . . . . . . . . . . . . . . . . . . . . 15nV/°C, Max
- Single supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.25V to 6.0V
- Dual supply ........................... ±1.125V to ±3.0V
- Low ICC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 675µA, typ
- Wide bandwidth . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3.5MHz
- Operating temperature range
- Industrial . . . . . . . . . . . . . . . . . . . . . . . . . . . . -40°C to +85°C
- Full industrial . . . . . . . . . . . . . . . . . . . . . . .-40°C to +125°C
- Packaging
- Single: SOIC, SOT-23

### Related Literature

- [AN1641](http://www.intersil.com/data/an/an1641.pdf), "ISL28134SOICEVAL1Z Evaluation Board User's Guide"
- **[AN1560](http://www.intersil.com/data/an/an1560.pdf)**, "Making Accurate Voltage Noise and Current Noise Measurements on Operational Amplifiers Down to 0.1Hz"



<span id="page-0-0"></span>FIGURE 1. PRECISION WEIGH SCALE / STRAIN GAUGE



FIGURE 2.  $V_{OS}$  HISTOGRAM  $V_S = 5V$ 

### Pin Configurations





### Pin Descriptions



### <span id="page-2-5"></span>Ordering Information



NOTES:

<span id="page-2-2"></span>1. Add "-T\*" suffix for tape and reel. Please refer to **[TB347](http://www.intersil.com/data/tb/tb347.pdf)** for details on reel specifications.

<span id="page-2-4"></span>2. Please refer to **TB347** for details on reel specifications.

<span id="page-2-3"></span>3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-2-1"></span>4. For Moisture Sensitivity Level (MSL), please see device information page for [ISL28134.](http://www.intersil.com/products/ISL28134#packaging) For more information on MSL please see techbrief [TB363.](http://www.intersil.com/data/tb/tb363.pdf)

<span id="page-2-0"></span>5. The part marking is located on the bottom of the part.

#### <span id="page-3-2"></span>Absolute Maximum Ratings Thermal Information





#### <span id="page-3-4"></span>Operating Conditions



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

<span id="page-3-0"></span>6.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief [TB379](http://www.intersil.com/data/tb/tb379.pdf) for details.

<span id="page-3-1"></span>7. For  $\theta_{\text{JC}}$ , the "case temp" location is taken at the package top center.

#### <span id="page-3-3"></span>**Electrical Specifications**  $V_S = 5V$ ,  $V_{CM} = 2.5V$ ,  $T_A = +25^\circ$ C, unless otherwise specified. Boldface limits apply across the specified operating temperature range.



**Electrical Specifications**  $V_S = 5V$ ,  $V_{CM} = 2.5V$ ,  $T_A = +25^{\circ}$ C, unless otherwise specified. Boldface limits apply across the specified operating temperature range. (Continued)

<span id="page-4-0"></span>

**Electrical Specifications**  $v_S = 2.5V$ ,  $V_{CM} = 1.25V$ ,  $T_A = +25$ °C, unless otherwise specified. Boldface limits apply over the specified operating temperature range.



**Electrical Specifications**  $V_S = 2.5V$ ,  $V_{CM} = 1.25V$ ,  $T_A = +25^{\circ}$ C, unless otherwise specified. Boldface limits apply over the specified operating temperature range. (Continued)



NOTE:

<span id="page-6-0"></span>8. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

### **Typical Performance Curves**  $T_A = +25^\circ$ C,  $V_{CM} = 0V$  Unless otherwise specified.

<span id="page-6-1"></span>

<span id="page-7-1"></span><span id="page-7-0"></span>







FIGURE 15. CMRR and PSRR vs TEMPERATURE FIGURE 16. SUPPLY CURRENT vs SUPPLY VOLTAGE













<span id="page-9-1"></span>







**100**  π  $\blacksquare$ ΠП  $\pm 111$ **NOISE (nV√Hz)**  NOISE (nV<sup>/</sup>Hz) **10**  ┯ ┯ ┯┷ ╥ Ш TIII  $\mathsf{III}$  $1 \nightharpoonup$ <br> $0.001$ **0.001 0.01 0.1 1 10 FREQUENCY (Hz)** 

<span id="page-9-0"></span>



#### **Typical Performance Curves**  $T_A = +25^\circ$ C, V<sub>CM</sub> = 0V Unless otherwise specified. (Continued) **90 140** <del>um 11</del> **AV = 10,000**  тm **GAIN PHASE 80** 10, R<sub>f</sub> = 100k<br><del>|||||||| ||||||||</del> **120 70**









 $R_f/R_g$ 



FIGURE 25. OPEN LOOP GAIN AND PHASE,  $R_L = 10k$  FIGURE 26. FREQUENCY RESPONSE vs CLOSED LOOP GAIN





FIGURE 30. GAIN vs FREQUENCY vs VOUT









<span id="page-11-0"></span>











<span id="page-12-0"></span>





FIGURE 36. PSRR vs FREQUENCY, V<sub>S</sub> = 5V FIGURE 37. PSRR vs FREQUENCY, V<sub>S</sub> = 2.5V

<span id="page-12-1"></span>

FIGURE 38. NO PHASE INVERSION FIGURE 39. LARGE SIGNAL STEP RESPONSE (3V)







### Applications Information

### Functional Description

The ISL28134 is a single 5V rail-to-rail input/output amplifier that operates on a single or dual supply. The ISL28134 uses a proprietary chopper-stabilized technique that combines a 3.5MHz main amplifier with a very high open loop gain (174dB) chopper amplifier to achieve very low offset voltage and drift (0.2µV, 0.5nV/°C) while having a low supply current (675µA). The very low 1/f noise corner <0.1Hz and low input noise voltage (8nV/√Hz at 100Hz) of the amplifier makes it ideal for low frequency precision applications requiring very high gain and low noise.

This multi-path amplifier architecture contains a time continuous main amplifier whose input DC offset is corrected by a parallel-connected, high gain chopper stabilized DC correction amplifier operating at 100kHz. From DC to ~10kHz, both amplifiers are active with the DC offset correction active with most of the low frequency gain provided by the chopper amplifier. A 10kHz crossover filter cuts off the low frequency chopper amplifier path leaving the main amplifier active out to the -3dB frequency (3.5MHz GBWP).

The key benefits of this architecture for precision applications are rail-to-rail inputs/outputs, high open loop gain, low DC offset and temperature drift, low 1/f noise corner and low input noise voltage. The noise is virtually flat across the frequency range from a few MHz out to 100kHz, except for the narrow noise peak at the amplifier crossover frequency (10kHz).

### Power Supply Considerations

The ISL28134 features a wide supply voltage operating range. The ISL28134 operates on single (+2.25V to +6.0V) or dual (±1.125 to ±3.0V) supplies. Power supply voltages greater than the +6.5V absolute maximum (specified in the ["Absolute Maximum Ratings"](#page-3-2)  [on page 4\)](#page-3-2) can permanently damage the device. Performance of the device is optimized for supply voltages greater than 2.5V. This makes the ISL28134 ideal for portable 3V battery applications that require the precision performance. It is highly recommended that a



FIGURE 43. SMALL SIGNAL OVERSHOOT vs LOAD CAPACITANCE,  $V_S = \pm 1.25V$ 

0.01µF or larger high frequency decoupling capacitor is placed across the power supply pins of the IC to maintain high performance of the amplifier.

#### Rail-to-rail Input and Output (RRIO)

Unlike some amplifiers whose inputs may not be taken to the power supply rails or whose outputs may not drive to the supply rails, the ISL28134 features rail-to-rail inputs and outputs. This allows the amplifier inputs to have a wide common mode range (100mV beyond supply rails) while maintaining high CMRR (135dB) and maximizes the signal to noise ratio of the amplifier by having the  $V_{OH}$  and  $V_{OL}$  levels be at the V+ and V- rails, respectively.

#### Low Input Voltage Noise Performance

In precision applications, the input noise of the front end amplifier is a critical parameter. Combined with a high DC gain to amplify the small input signal, the input noise voltage will result in an output error in the amplifier. A  $1\mu V_{P-P}$  input noise voltage with an amplifier gain of 10,000V/V will result in an output offset in the range of 10mV, which can be an unacceptable error source. With only  $250nV_{P-P}$  at the input, along with a flat noise response down to 0.1Hz, the ISL28134 can amplify small input signals with minimal output error.

The ISL28134 has the lowest input noise voltage compared to other competitor Zero Drift amplifiers with similar supply currents (see [Table 1](#page-14-0)). The overall input referred voltage noise of an amplifier can be expressed as a sum of the input noise voltage, input noise current of the amplifier and the Johnson noise of the gain-setting resistors used. The product of the input noise current and external feedback resistors along with the Johnson noise, increases the total output voltage noise as the value of the resistance goes up. For optimizing noise performance, choose lower value feedback resistors to minimize the effect of input noise current. Although the ISL28134 features a very low 200fA/ $\sqrt{Hz}$  input noise current, at source impedances >100kΩ, the input referred noise voltage will be dominated by the input current noise. Keep source input impedances under 10kΩ for optimum performance.

<span id="page-14-0"></span>

#### TABLE 1

#### High Source Impedance Applications

The input stage of Chopper Stabilized amplifiers do not behave like conventional amplifier input stages. The ISL28134 uses switches at the chopper amplifier input that continually 'chops' the input signal at 100kHz to reduce input offset voltage down to 1µV. The dynamic behavior of these switches induces a charge injection current to the input terminals of the amplifier. The charge injection current has a DC path to ground through the resistances seen at the input terminals of the amplifier. Higher input impedance cause an apparent shift in the input bias current of the amplifier. Input impedances larger than 10kΩ begin to have significant increases in the bias currents. To minimize the effect of impedance on input bias currents, an input resistance of <10kΩ is recommended.

Because the chopper amplifier has charge injection currents at each terminal, the input impedance should be balanced across each input (see [Figure 44\)](#page-14-2). The input impedance of the amplifier should be matched between the IN+ and IN- terminals to minimize total input offset current. Input offset currents show up as an additional output offset voltage, as shown in **[Equation 1](#page-14-3):** 

$$
V_{\text{OSTOT}} = V_{\text{OS}} - R_{\text{F}} * l_{\text{OS}} \tag{Eq. 1}
$$

If the offset voltage of the amplifier is negative, the input offset currents will add to the total output offset. For a 10,000V/V gain amplifier using 1MΩ feedback resistor, a 500pA total input offset current will have an additional output offset voltage of 0.5mV. By keeping the input impedance low and balanced across the amplifier inputs, the input offset current is kept below 100pA, resulting in an offset voltage 0.1mV or less.



 $R_F / / R_I = R_S / / R_g$ 

<span id="page-14-2"></span>

#### IN+ and IN- Protection

The ISL28134 is capable of driving the input terminals up to and beyond the supply rails by about 0.5V. Back biased ESD diodes from the input pins to the V+ and V- rails will conduct current when the input signals go more than 0.5V beyond the rail (see [Figure 45\)](#page-14-1). The ESD protection diodes must be current limited to 20mA or less to prevent damage of the IC. This current can be reduced by placing a resistor in series with the IN+ and IN- inputs in the event the input signals go beyond the rail.



FIGURE 45. INPUT CURRENT LIMITING

#### <span id="page-14-5"></span><span id="page-14-1"></span>EMI Rejection

Electromagnetic Interference (EMI) can be a problem in high frequency applications for precision amplifiers. The op amp pins are susceptible to EMI signals which can rectify high frequency inputs beyond the amplifier bandwidth and present itself as a shift in DC offset voltage. Long trace leads to op amp pins may act as an antenna for radiated RF signals, which result in a total conductive EMI noise into the op amp inputs.

<span id="page-14-3"></span>The most susceptible pin is the non-inverting IN+ input therefore, EMI rejection (EMIR) on this pin is important for RF type applications. The ability of the amplifier output to reject EMI is called EMI Rejection Ratio (EMIRR) and is computed as:

EMIRR (dB) = 20 log ( $V_{IN}$  pf  $\Delta V_{OS}$ 

The test circuit for measuring the DC offset of the amplifier with an RF signal input to the IN+ pin is shown in  $Figure 46$ . The EMIRR performance of the ISL28134 at the IN+ pin across a frequency of 10MHz to 2.4GHz is plotted on [Figure 33.](#page-11-0) The ISL28134 shows a typical EMIRR of 75dB at 1GHz. For better EMI immunity, a small RFI filter can be placed at the input to attenuate out of band signals and reduce DC offset shift from high frequency RF signals into the IN+ pin. For example, a 15Ω and 100pF RC filter will roll off signals above 100MHz for better EMIRR performance.



<span id="page-14-4"></span>FIGURE 46. CIRCUIT TESTING EMIRR

#### Output Phase Reversal

The Output phase reversal is the unexpected inversion of the amplifier output signal when the inputs exceed the common mode input range. Since the ISL28134 is a rail-to-rail input amplifier, the ISL28134 is specifically designed to prevent output phase reversal within its common mode input range. In fact, the ISL28134 will not phase invert even when the input signals go 0.5V beyond the supply rails (see **Figure 38**). If input signals are expected to go beyond the rails, it is highly recommended to minimize the forward biased ESD diode current to prevent phase inversion by placing a resistor in series with the input.

#### High Gain, Precision DC-Coupled Amplifier

Precision applications that need to amplify signals in the range of a few µV require gain in the order of thousands of V/V to get a good signal to the Analog to Digital Converter (ADC). This can be achieved by using a very high gain amplifier with the appropriate open loop gain and bandwidth.

In addition to the high gain and bandwidth, it is important that the amplifier have low  $V_{OS}$  and temperature drift along with a low input noise voltage. For example, an amplifier with 100µV offset voltage and 0.5µV/°C offset drift configured in a closed loop gain of 10,000V/V would produce an output error of 1V and a 5mV/°C temperature dependent error. Unless offset trimming and temperature compensation techniques are used, this error makes it difficult to resolve the input voltages needed in the precision application.

The ISL28134 features a low V<sub>OS</sub> of  $\pm 4\mu$ V max and a very stable 10nV/°C max temperature drift, which produces an output error of only ±40mV and a temperature error of 0.1mV/°C. With an ultra low input noise of  $210nV_{\text{P-P}}$  (0.1Hz to 10Hz) and no 1/f corner frequency, the ISL28134 is capable of amplifying signals in the µV range with high accuracy. For even further DC precision, some feedback filtering  $C_F$  (see **[Figure 47](#page-15-0)**) to reduce the noise can be implemented as a total signal stage amplifier. As a method of best practice, the ISL28134 should be impedance matched at the two input terminals. A balancing capacitor of the same value at the on-inverting terminal will result in the amplifier input impedances tracking across frequency



<span id="page-15-0"></span>FIGURE 47. HIGH GAIN, PRECISION DC-COUPLED AMPLIFIER

#### <span id="page-15-1"></span>ISL28134 SPICE Model

[Figure 48](#page-16-0) shows the SPICE model schematic and [Figure 49](#page-17-0) shows the net list for the SPICE model. The model is a simplified version of the actual device and simulates important AC and DC parameters. The AC parameters incorporated into the model are: 1/f and flat band noise voltage, slew rate, CMRR, and gain and phase. The DC parameters are  $I_{OS}$ ,  $V_{OS}$ , total supply current, output voltage swing and output current limit (65mA). The model uses typical parameters given in the "Electrical Specifications" table beginning on [page 4](#page-3-3). The AVOL is adjusted for 174dB with the dominant pole at 6.5mHz. The CMRR is set at 135dB, f = 200Hz. The input stage models the actual device to present an accurate AC representation. The model is configured for an ambient temperature of +25°C.

[Figures 50](#page-18-0) through [63](#page-20-0) show the characterization vs simulation results for the noise voltage, open loop gain phase, closed loop gain vs frequency, CMRR, large signal 3V step response, large signal 1V step response, and output voltage swing  $V_{OH}/V_{OH}$ ±2.5V supplies (no phase inversion).

#### LICENSE STATEMENT

The information in the SPICE model is protected under United States copyright laws. Intersil Corporation hereby grants users of this macro-model, hereto referred to as "Licensee", a nonexclusive, nontransferable license to use this model, as long as the Licensee abides by the terms of this agreement. Before using this Macro-Model, the Licensee should read this license. If the Licensee does not accept these terms, permission to use the model is not granted.

The Licensee may not sell, loan, rent, or license the macro-model, in whole, in part, or in modified form, to anyone outside the Licensee's company. The Licensee may modify the Macro-Model to suit his/her specific applications, and the Licensee may make copies of this Macro-Model for use within their company only.

#### This Macro-Model is provided "AS IS, WHERE IS, AND WITH NO WARRANTY OF ANY KIND EITHER EXPRESSED OR IMPLIED. INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE."

In no event will Intersil be liable for special, collateral, incidental, or consequential damages in connection with or arising out of the use of this Macro-Model. Intersil reserves the right to make changes to the product and the Macro-Model without prior notice.

<span id="page-16-0"></span>

\*ISL28134 Macromodel \* \*Revision History: \* Revision A, LaFontaine June 17th 2011 \* Model for Noise, quiescent supply currents, \*CMRR135dB  $f = 200$ Hz, AVOL 174dB  $f =$ \*6.5mHz, SR = 1.5V/us, GBWP 3.5MHz. \*Copyright 2011 by Intersil Corporation \*Refer to data sheet "LICENSE STATEMENT" \*Use of this model indicates your acceptance \*with the terms and provisions in the License \*Statement. \* \*Intended use: \*This Pspice Macromodel is intended to give \*typical DC and AC performance \*characteristics under a wide range of \*external circuit configurations using \*compatible simulation platforms – such as \*iSim PE. \* \*Device performance features supported by \*this model: \*Typical, room temp., nominal power supply \*voltages used to produce the following \*characteristics: \*Open and closed loop I/O impedances, \*Open loop gain and phase, \*Closed loop bandwidth and frequency \*response, \*Loading effects on closed loop frequency \*response, \*Input noise terms including 1/f effects, \*Slew rate, Input and Output Headroom limits \*to I/O voltage swing, Supply current at \*nominal specified supply voltages, \*Output current limiting (65mA) \* \*Device performance features NOT \*supported by this model: \*Harmonic distortion effects, \*Disable operation (if any), \*Thermal effects and/or over temperature \*parameter variation, \*Performance variation vs. supply voltage, \*Part to part performance variation due to \*normal process parameter spread, \*Any performance difference arising from \*different packaging, \*Load current reflected into the power supply \*current. \* source ISL28134 \* Connections: +input -input  $| + V$ supply | - Vsupply | output \* | | | | | .subckt ISL28134 Vin+ Vin- V+ V- VOUT \* \*Voltage Noise E\_En VIN+ EN 28 0 1 D\_D13 29 28 DN V\_V9 29 0 0.14





 $+af=1$ .ends ISL28134

G\_G6 V-- VC VCM VMID 177.83E-6

E\_EOS 1 30 VC VMID 1

<span id="page-17-0"></span>R\_R21 28 0 80



### Characterization vs Simulation Results

<span id="page-18-0"></span>













### Characterization vs Simulation Results (Continued)





FIGURE 58. CHARACTERIZED LARGE SIGNAL STEP RESPONSE (3V) FIGURE 59. SIMULATED LARGE SIGNAL STEP RESPONSE (3V)



FIGURE 60. CHARACTERIZED SMALL-SIGNAL TRANSIENT RESPONSE FIGURE 61. SIMULATED SMALL-SIGNAL TRANSIENT RESPONSE









### Characterization vs Simulation Results (Continued)



<span id="page-20-0"></span>

FIGURE 62. CHARACTERIZED NO PHASE INVERSION FIGURE 63. SIMULATED NO PHASE INVERSION, V<sub>oh</sub> and V<sub>ol</sub>

### Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.



### About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at [www.intersil.com.](www.intersil.com)

You may report errors or suggestions for improving this datasheet by visiting [www.intersil.com/ask](http://www.intersil.com/en/support/support-faqs.html?p_page=ask.php&p_prods=679&p_icf_7=ISL28134).

Reliability reports are also available from our website at [www.intersil.com/support](http://www.intersil.com/en/support/qualandreliability.html#reliability)

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html)

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html)

*Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time*  without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be *accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com/en.html)

### **Package Outline Drawing**

#### **M8.15E**

**8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09**





SIDE VIEW "B"









TYPICAL RECOMMENDED LAND PATTERN



#### NOTES:

- Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- Interlead flash or protrusions shall not exceed 0.25mm per side. Dimension does not include interlead flash or protrusions. 4.
- 5. The pin #1 identifier may be either a mold or mark feature.
- 6. Reference to JEDEC MS-012.

### **Package Outline Drawing**

### **P5.064A**

**5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE Rev 0, 2/10**









**NOTES:**

- **Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.**
- **Dimensioning and tolerancing conform to ASME Y14.5M-1994. 2.**
- **Dimension is exclusive of mold flash, protrusions or gate burrs. 3.**

**(2 PLCS) 10° TYP** 

- **Foot length is measured at reference to guage plane. 4.**
- **This dimension is measured at Datum "H". 5.**
- **Package conforms to JEDEC MO-178AA. 6.**



**SIDE VIEW**

**2.90**

**5**

**TYPICAL RECOMMENDED LAND PATTERN**

**GAUGE (0.25)**

**PLANE**

**0.45±0.1 4**

**H**

### **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Intersil](http://www.mouser.com/intersil): [ISL28134SOICEVAL1Z](http://www.mouser.com/access/?pn=ISL28134SOICEVAL1Z) [ISL28134ISENSEV1Z](http://www.mouser.com/access/?pn=ISL28134ISENSEV1Z)