

# Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet





### Contents

| ntel <sup>®</sup> Stratix <sup>®</sup> 10 Device Datasheet          | 3     |
|---------------------------------------------------------------------|-------|
| Electrical Characteristics                                          | 4     |
| Operating Conditions                                                | 4     |
| Switching Characteristics                                           | 28    |
| Core Performance Specifications                                     | 28    |
| Periphery Performance Specifications                                | 36    |
| L-Tile Transceiver Performance Specifications                       | 47    |
| H-Tile Transceiver Performance Specifications                       | 56    |
| E-Tile Transceiver Performance Specifications                       | 65    |
| P-Tile Transceiver Performance Specifications                       | 68    |
| HPS Performance Specifications.                                     | 73    |
| Configuration Specifications                                        | . 103 |
| General Configuration Timing Specifications                         |       |
| POR Specifications                                                  | 103   |
| External Configuration Clock Source Requirements                    | 104   |
| JTAG Configuration Timing                                           | 104   |
| AS Configuration Timing                                             |       |
| Avalon-ST Configuration Timing                                      | 107   |
| SD/MMC Configuration Timing.                                        |       |
| Configuration Bit Stream Sizes                                      | 110   |
| Maximum Configuration Time Estimation                               | . 110 |
| I/O Timing                                                          | 112   |
| Programmable IOE Delay                                              |       |
| Glossary                                                            |       |
| Document Revision History for the Intel Stratix 10 Device Datasheet | 118   |





### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet

This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for Intel<sup>®</sup> Stratix<sup>®</sup> 10 devices.

#### Table 1. Intel Stratix 10 Device Grades and Speed Grades Supported

| Device Grade | Speed Grade Supported |
|--------------|-----------------------|
| Extended     | • –E1V (fastest)      |
|              | • -E2V                |
|              | • -E2L                |
|              | • -E3V                |
|              | • -E3X                |
| Industrial   | • -I1V                |
|              | • -I2V                |
|              | • -I2L                |
|              | • -I3V                |
|              | • -I3X                |

The suffix after the speed grade denotes the power options offered in Intel Stratix 10 devices.

- V—SmartVID with standard static power. For "V" suffix devices, both V<sub>CC</sub> and V<sub>CCP</sub> must share the same SmartVID regulator. V<sub>CCL HPS</sub> can share the same SmartVID regulator or can use a separate fixed voltage regulator.
- L-0.85 V fixed voltage with low static power

\*Other names and brands may be claimed as the property of others.

• X-0.85 V fixed voltage with lowest static power

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



#### Table 2.Datasheet Status for Intel Stratix 10 Devices

| Variant             | Datasheet Status                               |
|---------------------|------------------------------------------------|
| Intel Stratix 10 GX | Final (Preliminary for 1SG040HF35 device only) |
| Intel Stratix 10 SX | Final (Preliminary for 1SX040HF35 device only) |
| Intel Stratix 10 TX | Final                                          |
| Intel Stratix 10 MX | Final                                          |
| Intel Stratix 10 DX | Final <sup>(1)</sup>                           |

*Note:* The following tables are still preliminary:

- H-Tile Transmitter Specifications
- General Configuration Timing Specifications for Intel Stratix 10 Devices
- *Maximum Configuration Time Estimation for Intel Stratix 10 Devices (Avalon®-ST)*
- Maximum Configuration Time Estimation for Intel Stratix 10 Devices (AS and SD/MMC)

#### **Electrical Characteristics**

The following sections describe the operating conditions and power consumption of Intel Stratix 10 devices.

#### **Operating Conditions**

Intel Stratix 10 devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Intel Stratix 10 devices, you must consider the operating requirements described in this section.

#### **Absolute Maximum Ratings**

This section defines the maximum operating conditions for Intel Stratix 10 devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.

<sup>&</sup>lt;sup>(1)</sup> Specifications related to Intel Intellectual Property (IP) products, UPI IP, and DDR-T IP are preliminary.



**Caution:** Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

#### Table 3. Absolute Maximum Ratings for Intel Stratix 10 Devices

| Symbol                    | Description                                                                            | Condition               | Minimum | Maximum | Unit      |
|---------------------------|----------------------------------------------------------------------------------------|-------------------------|---------|---------|-----------|
| V <sub>CC</sub>           | Core voltage power supply                                                              | _                       | -0.50   | 1.26    | V         |
| V <sub>CCP</sub>          | Periphery circuitry and transceiver fabric interface power supply                      | _                       | -0.50   | 1.26    | V         |
| V <sub>CCERAM</sub>       | Embedded memory and digital transceiver power supply                                   | _                       | -0.50   | 1.24    | V         |
| V <sub>CCPT</sub>         | Power supply for programmable regulator and I/O pre-driver                             | _                       | -0.50   | 2.46    | V         |
| V <sub>CCBAT</sub>        | Battery back-up power supply for design security volatile key register                 | _                       | -0.50   | 2.46    | V         |
| V <sub>CCIO_SDM</sub>     | Configuration pins power supply                                                        | _                       | -0.50   | 2.19    | V         |
| V <sub>CCIO</sub>         | I/O buffers power supply (except for 1SG040HF35 and 1SX040HF35                         | 3 V I/O                 | -0.50   | 4.10    | V         |
|                           | banks 3C and 3D)                                                                       | LVDS I/O <sup>(2)</sup> | -0.50   | 2.19    | V         |
| V <sub>CCIO3C</sub>       | I/O buffers power supply for 1SG040HF35 and 1SX040HF35 devices bank 3C only            | _                       | -0.50   | 3.63    | V         |
| V <sub>CCIO3D</sub>       | I/O buffers power supply for 1SG040HF35 and 1SX040HF35 devices bank 3D only            | _                       | -0.50   | 1.98    | V         |
| V <sub>CCA_PLL</sub>      | Phase-locked loop (PLL) analog power supply                                            | _                       | -0.50   | 2.46    | V         |
| V <sub>CCPLLDIG_SDM</sub> | Secure Device Manager (SDM) block PLL digital power supply                             | _                       | -0.50   | 1.21    | V         |
| V <sub>CCPLL_SDM</sub>    | SDM block PLL analog power supply                                                      | _                       | -0.50   | 2.19    | V         |
| V <sub>CCFUSEWR_SDM</sub> | Fuse block writing power supply                                                        | _                       | -0.50   | 3.19    | V         |
| V <sub>CCADC</sub>        | ADC voltage sensor power supply                                                        | _                       | -0.50   | 2.19    | V         |
| V <sub>CCIO_UIB</sub>     | Power supply for the Universal Interface Bus between the core and embedded HBM2 memory | _                       | -0.30   | 1.50    | V         |
| V <sub>CCM_WORD</sub>     | Power supply for the embedded HBM2 memory                                              | _                       | -0.30   | 3.00    | V         |
| V <sub>CCT_GXB</sub>      | Transmitter analog power supply                                                        | _                       | -0.50   | 1.47    | V         |
|                           | 1                                                                                      | ł                       | 1       | 1       | continued |

<sup>(2)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.



Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

| Symbol                   | Description                                                   | Condition               | Minimum                 | Maximum                  | Unit      |
|--------------------------|---------------------------------------------------------------|-------------------------|-------------------------|--------------------------|-----------|
| V <sub>CCR_GXB</sub>     | Receiver analog power supply                                  | -                       | -0.50                   | 1.47                     | V         |
| V <sub>CCH_GXB</sub>     | Transmitter output buffer power supply                        | _                       | -0.50                   | 2.46                     | V         |
| V <sub>CCRT_GXE</sub>    | E-tile transceiver power supply                               | _                       | -0.50                   | 1.21                     | V         |
| V <sub>CCRTPLL_GXE</sub> | E-tile transceiver PLL power supply                           | _                       | -0.50                   | 1.21                     | V         |
| V <sub>CCH_GXE</sub>     | E-tile transceiver analog power supply                        | _                       | -0.50                   | 1.47                     | V         |
| V <sub>CCCLK_GXE</sub>   | E-tile transceiver LVPECL REFCLK power supply                 | -                       | -0.50                   | 3.41                     | V         |
| V <sub>CCRT_GXP</sub>    | P-tile transceiver power supply                               | _                       | -0.50                   | 1.21                     | V         |
| V <sub>CCFUSE_GXP</sub>  | P-tile transceiver eFuse power supply                         | _                       | -0.50                   | 1.21                     | V         |
| V <sub>CCH_GXP</sub>     | P-tile transceiver analog power supply                        | _                       | -0.50                   | 2.46                     | V         |
| V <sub>CCCLK_GXP</sub>   | P-tile transceiver I/O buffer power supply                    | -                       | -0.50                   | 2.46                     | V         |
| V <sub>CCL_HPS</sub>     | HPS core voltage and periphery circuitry power supply         | -                       | -0.50                   | 1.30                     | V         |
| V <sub>CCIO_HPS</sub>    | HPS I/O buffers power supply                                  | LVDS I/O <sup>(2)</sup> | -0.50                   | 2.19                     | V         |
| V <sub>CCPLL_HPS</sub>   | HPS PLL power supply                                          | -                       | -0.50                   | 2.46                     | V         |
| VI                       | DC input voltage                                              | 3.3 V I/O               | -0.30                   | V <sub>CCIO</sub> + 0.33 | V         |
|                          |                                                               | 3 V I/O                 | -0.30                   | V <sub>CCIO</sub> + 0.65 | V         |
|                          |                                                               | LVDS I/O                | -0.30                   | V <sub>CCIO</sub> + 0.3  | V         |
| I <sub>OUT</sub>         | DC output current per pin                                     | -                       | -15 (3)(4)(5)(6)<br>(7) | 15                       | mA        |
| Tj                       | Absolute junction temperature for Intel Stratix 10 MX devices | _                       | -55                     | 120                      | °C        |
|                          |                                                               |                         | ·                       |                          | continued |

<sup>(3)</sup> The maximum current allowed through any LVDS I/O bank pin when the device is not turned on or during power-up/power-down conditions is 10 mA.

<sup>(4)</sup> Total current per LVDS I/O bank must not exceed 100 mA.

<sup>(5)</sup> Voltage level must not exceed 1.89 V.

<sup>(6)</sup> Applies to all I/O standards and settings supported by LVDS I/O banks, including single-ended and differential I/Os.



| Symbol | Description                                                          | Condition | Minimum | Maximum | Unit |
|--------|----------------------------------------------------------------------|-----------|---------|---------|------|
|        | Absolute junction temperature for all other Intel Stratix 10 devices | —         | -55     | 125     | °C   |
| т      | Storage temperature (no bias) for Intel Stratix 10 MX devices        | —         | -55     | 120     | °C   |
| ISTG   | Storage temperature (no bias) for all other Intel Stratix 10 devices | —         | -55     | 150     | °C   |

#### **Related Information**

- AN 692: Power Sequencing Considerations for Intel Cyclone 10 GX, Intel Arria 10, and Intel Stratix 10 Devices Provides the power sequencing requirements for Intel Stratix 10 devices.
- Power Sequencing Considerations for Intel Stratix 10 Devices, Intel Stratix 10 Power Management User Guide Provides the power sequencing requirements for Intel Stratix 10 devices.

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -1.1 V for input currents less than 100 mA and periods shorter than 20 ns.

The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle.

For example, when using  $V_{CCIO}$  = 1.8 V, a signal that overshoots to 2.44 V for LVDS I/O can only be at 2.44 V for ~6% over the lifetime of the device.

#### Table 4. Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices (for LVDS I/O)

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.

| Symbol  | Description      | LVDS I/O (V) <sup>(8)</sup> | Overshoot Duration as % at T <sub>J</sub> = 100°C | Unit      |
|---------|------------------|-----------------------------|---------------------------------------------------|-----------|
| Vi (AC) | AC input voltage | $V_{CCIO} + 0.30$           | 100                                               | %         |
|         |                  | V <sub>CCIO</sub> + 0.35    | 60                                                | %         |
|         |                  |                             |                                                   | continued |

<sup>(7)</sup> Applies only to LVDS I/O banks. 3 V I/O banks are not covered under this specification and must be implemented as per the power sequencing requirement. For more details, refer to AN 692: Power Sequencing Considerations for Intel Cyclone<sup>®</sup> 10 GX, Intel Arria<sup>®</sup> 10, and Intel Stratix 10 Devices and Intel Stratix 10 Power Management User Guide.

<sup>(8)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.





| Symbol | Description | LVDS I/O (V) <sup>(8)</sup> | Overshoot Duration as % at T <sub>J</sub> = 100°C | Unit |
|--------|-------------|-----------------------------|---------------------------------------------------|------|
|        |             | V <sub>CCIO</sub> + 0.40    | 30                                                | %    |
|        |             | V <sub>CCIO</sub> + 0.45    | 20                                                | %    |
|        |             | V <sub>CCIO</sub> + 0.50    | 10                                                | %    |
|        |             | V <sub>CCIO</sub> + 0.55    | 6                                                 | %    |
|        |             | > V <sub>CCIO</sub> + 0.55  | No overshoot allowed                              | —    |

#### Table 5. Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices (for 3 V I/O)

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.

| Symbol  | Description      | 3 V I/O (V)                | Overshoot Duration as % at T <sub>J</sub> = 100°C | Unit |
|---------|------------------|----------------------------|---------------------------------------------------|------|
| Vi (AC) | AC input voltage | V <sub>CCIO</sub> + 0.65   | 100                                               | %    |
|         |                  | V <sub>CCIO</sub> + 0.70   | 42                                                | %    |
|         |                  | V <sub>CCIO</sub> + 0.75   | 18                                                | %    |
|         |                  | V <sub>CCIO</sub> + 0.80   | 9                                                 | %    |
|         |                  | V <sub>CCIO</sub> + 0.85   | 4                                                 | %    |
|         |                  | > V <sub>CCIO</sub> + 0.85 | No overshoot allowed                              | _    |

#### Table 6. Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices (for 3.3 V I/O)

This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime.

| Symbol  | Description      | 3.3 V I/O (V)              | Overshoot Duration as % at T <sub>J</sub> = 100°C | Unit |
|---------|------------------|----------------------------|---------------------------------------------------|------|
| Vi (AC) | AC input voltage | V <sub>CCI0</sub> + 0.33   | 100                                               | %    |
|         |                  | $V_{CCIO} + 0.41$          | 60                                                | %    |
|         |                  | V <sub>CCIO</sub> + 0.47   | 40                                                | %    |
|         |                  | V <sub>CCIO</sub> + 0.69   | 10                                                | %    |
|         |                  | V <sub>CCIO</sub> + 0.95   | 2                                                 | %    |
|         |                  | > V <sub>CCIO</sub> + 0.95 | No overshoot allowed                              | _    |

<sup>(8)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.



For an overshoot of 2.5 V, the percentage of high time for the overshoot can be as high as 100% over a 10-year period. Percentage of high time is calculated as ([delta T]/T)  $\times$  100. This 10-year period assumes that the device is always turned on with 100% I/O toggle rate and 50% duty cycle signal.

#### Figure 1. Intel Stratix 10 Devices Overshoot Duration



#### **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Intel Stratix 10 devices.





#### **Recommended Operating Conditions**

#### Table 7. Recommended Operating Conditions for Intel Stratix 10 Devices

This table lists the steady-state voltage values expected for Intel Stratix 10 devices. Power supply ramps must all be strictly monotonic, without plateaus.

| Symbol                             | Description                                                              | Condition                                             | Minimum <sup>(9)</sup> | Typical    | Maximum <sup>(9)</sup> | Unit      |
|------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------|------------------------|------------|------------------------|-----------|
| V <sub>CC</sub>                    | Core voltage power supply                                                | -E1V, -I1V, -E2V, -I2V, -E3V,<br>-I3V <sup>(10)</sup> | (Typical) – 30<br>mV   | 0.8 - 0.94 | (Typical) + 30<br>mV   | V         |
|                                    |                                                                          | –E2L, –I2L, –E3X, –I3X                                | 0.82                   | 0.85       | 0.88                   | V         |
| V <sub>CCP</sub>                   | Periphery circuitry and transceiver fabric interface power supply        | -E1V, -I1V, -E2V, -I2V, -E3V,<br>-I3V <sup>(10)</sup> | (Typical) – 30<br>mV   | 0.8 - 0.94 | (Typical) + 30<br>mV   | V         |
|                                    |                                                                          | –E2L, –I2L, –E3X, –I3X                                | 0.82                   | 0.85       | 0.88                   | V         |
| V <sub>CCIO_SDM</sub>              | Configuration pins power supply                                          | 1.8 V                                                 | 1.71                   | 1.8        | 1.89                   | V         |
| V <sub>CCPLLDIG_SDM</sub>          | Secure Device Manager (SDM) block PLL digital power supply               | _                                                     | 0.87                   | 0.9        | 0.93                   | V         |
| V <sub>CCPLL_SDM</sub>             | SDM block PLL analog power supply                                        | _                                                     | 1.71                   | 1.8        | 1.89                   | V         |
| V <sub>CCFUSEWR_SDM</sub>          | Fuse block writing power supply                                          | _                                                     | 2.35                   | 2.4        | 2.45                   | V         |
| V <sub>CCADC</sub>                 | ADC voltage sensor power supply                                          | _                                                     | 1.71                   | 1.8        | 1.89                   | V         |
| V <sub>CCERAM</sub>                | Embedded memory and digital transceiver power supply                     | 0.9 V                                                 | 0.87                   | 0.9        | 0.93                   | V         |
| V <sub>CCBAT</sub> <sup>(11)</sup> | Battery back-up power supply (For design security volatile key register) | -                                                     | 1.2                    | _          | 1.8                    | V         |
| V <sub>CCPT</sub>                  | Power supply for programmable regulator and I/O pre-driver               | 1.8 V                                                 | 1.71                   | 1.8        | 1.89                   | V         |
|                                    |                                                                          | •                                                     |                        |            |                        | continued |

<sup>(9)</sup> This value describes the required voltage measured between the PCB power and ground ball during normal device operation. The voltage ripple includes both regulator DC ripple and the dynamic noise. Refer to power distribution network (PDN) tool for PCB power distribution network design.

 $<sup>^{(10)}</sup>$  The use of Power Management Bus (PMBus\*) voltage regulator dedicated to Intel Stratix 10 SmartVID devices is mandatory for V<sub>CC</sub> and V<sub>CCP</sub>. The PMBus voltage regulator and Intel Stratix 10 SmartVID devices are connected via PMBus.

<sup>&</sup>lt;sup>(11)</sup> Intel recommends connecting  $V_{CCBAT}$  to a 1.8 V power supply if you do not use the design security feature in Intel Stratix 10 devices.

#### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet

S10-DATASHEET | 2020.05.22



| Symbol                             | Description                                                                                  | Condition | Minimum <sup>(9)</sup> | Typical | Maximum <sup>(9)</sup>                | Unit      |
|------------------------------------|----------------------------------------------------------------------------------------------|-----------|------------------------|---------|---------------------------------------|-----------|
| V <sub>CCIO</sub>                  | I/O buffers power supply for LVDS I/O (except                                                | 1.8 V     | 1.71                   | 1.8     | 1.89                                  | V         |
|                                    | for 1SG040HF35 and 1SX040HF35 banks 3C and 3D)                                               | 1.5 V     | 1.425                  | 1.5     | 1.575                                 | V         |
|                                    |                                                                                              | 1.35 V    | 1.283                  | 1.35    | 1.45                                  | V         |
|                                    |                                                                                              | 1.25 V    | 1.19                   | 1.25    | 1.31                                  | V         |
|                                    |                                                                                              | 1.2 V     | 1.14                   | 1.2     | 1.26                                  | V         |
| V <sub>CCIO3V</sub>                | I/O buffers power supply for 3 V I/O                                                         | 3.0 V     | 2.85                   | 3       | 3.15                                  | V         |
|                                    |                                                                                              | 2.5 V     | 2.375                  | 2.5     | 2.625                                 | V         |
|                                    |                                                                                              | 1.8 V     | 1.71                   | 1.8     | 1.89                                  | V         |
|                                    |                                                                                              | 1.5 V     | 1.425                  | 1.5     | 1.575                                 | V         |
|                                    |                                                                                              | 1.2 V     | 1.14                   | 1.2     | 1.26                                  | V         |
| V <sub>CCIO3C</sub>                | I/O buffers power supply for 1SG040HF35 and                                                  | 3.3 V     | 3.135                  | 3.3     | 3.465                                 | V         |
|                                    | 1SX040HF35 devices bank 3C only                                                              | 3.0 V     | 2.85                   | 3       | 3.15                                  | V         |
| V <sub>CCIO3D</sub>                | I/O buffers power supply for 1SG040HF35 and 1SX040HF35 devices bank 3D only                  | 1.8 V     | 1.71                   | 1.8     | 1.89                                  | V         |
| V <sub>CCIO_UIB</sub>              | Power supply for the Universal Interface Bus<br>between the core and embedded HBM2<br>memory | 1.2 V     | 1.17                   | 1.2     | 1.23                                  | V         |
| V <sub>CCM_WORD</sub>              | Power supply for the embedded HBM2 memory                                                    | _         | 2.4                    | 2.5     | 2.6                                   | V         |
| V <sub>CCA_PLL</sub>               | PLL analog voltage regulator power supply                                                    | _         | 1.71                   | 1.8     | 1.89                                  | V         |
| V <sub>I</sub> <sup>(12)(13)</sup> | DC input voltage                                                                             | 3.3 V I/O | -0.3                   | _       | V <sub>CCIO</sub> + 0.33              | V         |
|                                    | · · · · · · · · · · · · · · · · · · ·                                                        |           |                        |         | · · · · · · · · · · · · · · · · · · · | continued |

<sup>&</sup>lt;sup>(9)</sup> This value describes the required voltage measured between the PCB power and ground ball during normal device operation. The voltage ripple includes both regulator DC ripple and the dynamic noise. Refer to power distribution network (PDN) tool for PCB power distribution network design.

<sup>&</sup>lt;sup>(13)</sup> This value applies to both input and tri-stated output configuration. Pin voltage should not be externally pulled higher than the maximum value.



<sup>&</sup>lt;sup>(12)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os.



Send Feedback

| Symbol                             | Description                                                       | Description Condition Minimum <sup>(9)</sup> |                | Typical | Maximum <sup>(9)</sup>   | Unit |
|------------------------------------|-------------------------------------------------------------------|----------------------------------------------|----------------|---------|--------------------------|------|
|                                    |                                                                   | 3 V I/O                                      | -0.3           | _       | V <sub>CCIO</sub> + 0.65 | V    |
|                                    |                                                                   | LVDS I/O                                     | -0.3           | _       | $V_{CCIO} + 0.3$         | V    |
| Vo                                 | Output voltage                                                    | _                                            | 0              | _       | V <sub>CCIO</sub>        | V    |
|                                    | Operating junction temperature for Intel Stratix<br>10 MX devices | Extended <sup>(14)</sup>                     | 0              | _       | 100 (15)                 | °C   |
| Tj                                 | Operating junction temperature for all other                      | Extended                                     | 0              | _       | 100                      | °C   |
|                                    | Intel Stratix 10 devices                                          | Industrial                                   | -20 (-40) (16) | _       | 100                      | °C   |
| t <sub>RAMP</sub> (17)(18)(19)(20) | Power supply ramp time                                            | Standard POR                                 | 200 µs         | _       | 100 ms                   | _    |

- <sup>(9)</sup> This value describes the required voltage measured between the PCB power and ground ball during normal device operation. The voltage ripple includes both regulator DC ripple and the dynamic noise. Refer to power distribution network (PDN) tool for PCB power distribution network design.
- $^{(14)}$  Intel Stratix 10 MX devices are generally offered in Extended temperature range only. If Industrial temperature range is required, note that you can configure the Intel Stratix 10 MX device at less than 0°C, but the HBM2 interface will be held in reset and will not be calibrated until T<sub>1</sub> reaches 0°C. Contact your Intel sales representative for the availability of Intel Stratix 10 MX Industrial temperature range devices.
- <sup>(15)</sup> Recommended maximum operating temperature for HBM2 is 95°C.
- (16) E-tile supports an operating temperature range of -40°C to 100°C. However, the E-tile transceivers may experience a higher error rate from -40°C to -20°C because of the calibration procedure when starting at a low temperature. Therefore, the recommended operating temperature range for E-tile protocol-compliant transceiver links is -20°C to 100°C. The environmental temperature ramp rate for the device is limited to 2°C per minute, otherwise, the device would not be compliant and may lead to link activity failure.
- <sup>(17)</sup> This is also applicable to HPS power supply. For HPS power supply, refer to  $t_{RAMP}$  specifications for standard POR when HPS\_PORSEL = 0 and  $t_{RAMP}$  specifications for fast POR when HPS\_PORSEL = 1.
- (18) t<sub>RAMP</sub> is the ramp time of each individual power supply, not the ramp time of all combined power supplies.
- <sup>(19)</sup> To support AS fast mode, all power supplies to the Intel Stratix 10 device must be fully ramped-up within 10 ms to the recommended operating conditions.
- $^{(20)}$  To support AS normal mode, V<sub>CCIO\_SDM</sub> of the Intel Stratix 10 device must be fully ramped-up within 10 ms to the recommended operating condition.

Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet



#### **Related Information**

My-Intel.com

#### **Transceiver Power Supply Operating Conditions**

## Table 8. Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Non-Bonded Configuration

| Symbol                                      | Description                    | Datarate                                                 | Minimum   | Typical         | Maximum | Unit |
|---------------------------------------------|--------------------------------|----------------------------------------------------------|-----------|-----------------|---------|------|
| $V_{CCT\_GXB[L,R]}$ and $V_{CCR\_GXB[L,R]}$ | Chip-to-chip <sup>(21)</sup>   | 1.0 Gbps to 26.6 Gbps<br>(22) (23)                       | 1.1       | 1.12            | 1.14    | V    |
|                                             |                                | 1.0 Gbps to 17.4<br>Gbps <sup>(22)</sup> <sup>(23)</sup> | 1.0       | 1.03 (24)       | 1.06    | V    |
|                                             | Backplane <sup>(25)</sup>      | 1.0 Gbps to 12.5<br>Gbps <sup>(22)</sup>                 | 1.0       | 1.03 (26), (24) | 1.06    | V    |
| V <sub>CCH_GXB[L,R]</sub>                   | Transceiver high voltage power | -                                                        | 1.71 (27) | 1.8             | 1.89    | V    |

- <sup>(22)</sup> Stratix 10 transceivers can support data rates below 1.0 Gbps through over sampling.
- <sup>(23)</sup> Bonded channels operating at datarates above 16.0 Gbps require 1.12 V  $\pm$ 20 mV at the pin. For channels that are placed on the same tile as the channels that require 1.12 V  $\pm$ 20 mV, V<sub>CCR GXB</sub> and V<sub>CCT GXB</sub> = 1.12 V  $\pm$ 20 mV.
- <sup>(24)</sup> For a 1.03-V typical voltage, the maximum/minimum should be  $\pm$  30 mV; hence, V<sub>MAX</sub> = 1.06 V. However, when these channels share the power supply with channels requiring a 1.12-V typical voltage, these channels should increase typical voltage to 1.12 V, with a maximum/minimum  $\pm$  20 mV; hence V<sub>MAX</sub> = 1.14 V.
- <sup>(25)</sup> Backplane applications refer to ones which require advanced equalization, such as DFE enabled, to compensate for channel loss.
- <sup>(26)</sup> Refer to the Intel Quartus<sup>®</sup> Prime Pro Edition software for the typical nominal value.
- <sup>(27)</sup> In an optical transfer network (OTN) application, the minimum VCCH voltage specification at the package pin is 1.77 V.



Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet

<sup>&</sup>lt;sup>(21)</sup> Chip-to-chip refers to transceiver links that are short reach and do not require advanced equalization such as decision feedback equalization (DFE).



## Table 9. Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Bonded Configuration

| Symbol                    | Description                    | Datarate                                 | Minimum              | Typical                                | Maximum | Unit |
|---------------------------|--------------------------------|------------------------------------------|----------------------|----------------------------------------|---------|------|
| $V_{CCT_{GXB[L,R]}}$ and  | Chip-to-chip (21)              | 1.0 Gbps to 16.0 Gbps <sup>(22)</sup>    | 1.0                  | 1.03 (24)                              | 1.06    | V    |
| V <sub>CCR_GXB[L,R]</sub> |                                | > 16.0 Gbps to 17.4 Gbps <sup>(22)</sup> | 1.1                  | 1.12                                   | 1.14    | V    |
|                           | Backplane (25)                 | 1.0 Gbps to 12.5 Gbps <sup>(22)</sup>    | 1.0                  | 1.03 <sup>(26)</sup> , <sup>(24)</sup> | 1.06    | V    |
| V <sub>CCH_GXB[L,R]</sub> | Transceiver high voltage power | _                                        | 1.71 <sup>(27)</sup> | 1.8                                    | 1.89    | V    |

## Table 10. Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX/MX/TX H-Tile Devices in a Non-Bonded Configuration

| Symbol                                      | Description                                                   | Datarate                                       | Minimum              | Typical   | Maximum | Unit |
|---------------------------------------------|---------------------------------------------------------------|------------------------------------------------|----------------------|-----------|---------|------|
| $V_{CCT\_GXB[L,R]}$ and $V_{CCR\_GXB[L,R]}$ | Chip-to-chip <sup>(21)</sup> and<br>Backplane <sup>(25)</sup> | 1.0 Gbps to 28.3 Gbps<br>(GXT) <sup>(22)</sup> | 1.1                  | 1.12      | 1.14    | V    |
|                                             |                                                               | 1.0 Gbps to 17.4 Gbps<br>(GX) <sup>(22)</sup>  | 1.0                  | 1.03 (24) | 1.06    | V    |
| V <sub>CCH_GXB[L,R]</sub>                   | Transceiver high<br>voltage power                             | -                                              | 1.71 <sup>(27)</sup> | 1.8       | 1.89    | V    |

## Table 11. Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX/MX/TX H-Tile Devices in a Bonded Configuration

| Symbol                                              | Description                      | Datarate                                    | Minimum              | Typical   | Maximum | Unit |
|-----------------------------------------------------|----------------------------------|---------------------------------------------|----------------------|-----------|---------|------|
|                                                     | Chip-to-chip <sup>(21)</sup> and | 1.0 Gbps to 16.0 Gbps <sup>(22)</sup>       | 1.0                  | 1.03 (24) | 1.06    | V    |
| V <sub>CCR_GXB[L,R]</sub> Backplane <sup>(25)</sup> |                                  | > 16.0 Gbps to 17.4<br>Gbps <sup>(22)</sup> | 1.1                  | 1.12      | 1.14    | V    |
| V <sub>CCH_GXB[L,R]</sub>                           | Transceiver high voltage power   | -                                           | 1.71 <sup>(27)</sup> | 1.8       | 1.89    | V    |

*Note:* Most VCCR\_GXB and VCCT\_GXB pins associated with unused transceiver channels can be grounded on a per-tile basis to minimize power consumption. Refer to the *Intel Stratix 10 Device Family Pin Connection Guidelines* and the Intel Quartus Prime pin report for information about pinning out the package to minimize power consumption for your specific design.



| Symbol                                   | Description                   | Minimum <sup>(28)</sup> | Typical | Maximum <sup>(28)</sup> | Unit | Noise Mask (at ball<br>grid array (BGA))                                            |
|------------------------------------------|-------------------------------|-------------------------|---------|-------------------------|------|-------------------------------------------------------------------------------------|
| V <sub>CCRT_GXE</sub> <sup>(29)</sup>    | Transceiver power supply      | 0.87                    | 0.9     | 0.93                    | V    | 20 mVpp (100 kHz to<br>400 kHz)<br>3 mVpp (3 MHz to 500<br>MHz)<br>10 mVpp at 1 GHz |
| V <sub>CCRTPLL_GXE</sub> <sup>(29)</sup> | Transceiver PLL power supply  | 0.87                    | 0.9     | 0.93                    | V    | 6 mVpp at 100 kHz<br>1 mVpp (600 kHz to<br>10 MHz)<br>10 mVpp at 1 GHz              |
| V <sub>CCH_GXE</sub>                     | Analog power supply           | 1.067                   | 1.1     | 1.133                   | V    | 10 mVpp (800 kHz to<br>500 MHz                                                      |
| V <sub>CCCLK_GXE</sub>                   | LVPECL REFCLK power<br>supply | 2.375                   | 2.5     | 2.625                   | V    | -                                                                                   |

#### Table 12. Transceiver Power Supply Operating Conditions for Intel Stratix 10 TX/MX E-Tile Devices



<sup>&</sup>lt;sup>(28)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.

 $<sup>^{(29)}</sup>$  The difference between V<sub>CCRT</sub>/V<sub>CCRTPLL</sub> and V<sub>CCH</sub> should be no less than 200 mV.



#### Table 13. Transceiver Power Supply Operating Conditions for Intel Stratix 10 DX P-Tile Devices

The specifications below should be met at the board level via direct connection to the package power balls. Place the voltage rail (VR) sense point in the FPGA pinfield as close as possible to the corresponding package power balls. For these rails, measure the output voltage at this remote sense location.

| Symbol                                      | Description                           | Data Rate                     | Minimum | Typical | Maximum | Unit |
|---------------------------------------------|---------------------------------------|-------------------------------|---------|---------|---------|------|
| V <sub>CCRT_GXP</sub> <sup>(30)</sup>       | Transceiver power supply              | Up to 16 Gbps <sup>(31)</sup> | 0.87    | 0.90    | 0.93    | V    |
| V <sub>CCFUSE_GXP</sub> <sup>(30)</sup>     | P-tile eFuse power supply             |                               | 0.87    | 0.90    | 0.93    | V    |
| V <sub>CCCLK_GXP</sub> <sup>(32)</sup> (33) | P-tile I/O buffer power supply        |                               | 1.75    | 1.80    | 1.85    | V    |
| V <sub>CCH_GXP</sub> <sup>(32)</sup> (33)   | High voltage power for<br>Transceiver |                               | 1.75    | 1.80    | 1.85    | V    |

#### **Related Information**

Intel Stratix 10 Device Family Pin Connection Guidelines

- <sup>(32)</sup> The recommended DC setpoint is 0.5% of the typical value, the recommended VR ripple is 0.5% of the typical value, and the recommended AC transient is 2% of the typical value.
- <sup>(33)</sup> Follow the more stringent tolerance range for the voltage rails connecting multiple power supplies.

<sup>&</sup>lt;sup>(30)</sup> The recommended DC setpoint is 0.5% of the typical value, the recommended VR ripple and AC transient sum up to 2.5% of the typical value.

<sup>&</sup>lt;sup>(31)</sup> The data rate includes Intel PCIe\* Gen1 through Gen4 protocols and Intel UPI protocol at 9.6 Gbps, 10.4 Gbps, and 11.2 Gbps in future releases.

S10-DATASHEET | 2020.05.22



#### **HPS Power Supply Operating Conditions**

#### Table 14. HPS Power Supply Operating Conditions for Intel Stratix 10 Devices

This table lists the steady-state voltage and current values expected for Intel Stratix 10 system-on-a-chip (SoC) devices with Arm\*-based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus. Refer to Recommended Operating Conditions for Intel Stratix 10 Devices table for the steady-state voltage values expected from the FPGA portion of the Intel Stratix 10 SoC devices.

| Symbol                    | Description                                    | Condition                     | Minimum     | Typical    | Maximum     | Unit |
|---------------------------|------------------------------------------------|-------------------------------|-------------|------------|-------------|------|
| V <sub>CCL_HPS</sub>      | HPS core voltage and periphery circuitry power | -E2L, -I2L, -E3X, -I3X        | 0.87        | 0.9        | 0.93        | V    |
|                           | supply                                         |                               | 0.91        | 0.94       | 0.97        | V    |
|                           |                                                | -E1V, -I1V, -E2V, -I2V, -E3V, | 0.77 - 0.91 | 0.8 - 0.94 | 0.83 - 0.97 | V    |
|                           |                                                | -I3V <sup>(34)</sup>          | 0.87        | 0.9        | 0.93        | V    |
|                           |                                                |                               | 0.91        | 0.94       | 0.97        | V    |
| V <sub>CCPLLDIG_HPS</sub> | HPS PLL digital power supply                   | -E2L, -I2L, -E3X, -I3X        | 0.87        | 0.9        | 0.93        | V    |
|                           |                                                |                               | 0.91        | 0.94       | 0.97        | V    |
|                           |                                                | -E1V, -I1V, -E2V, -I2V, -E3V, | 0.77 - 0.91 | 0.8 - 0.94 | 0.83 - 0.97 | V    |
|                           |                                                | –I3V <sup>(34)</sup>          | 0.87        | 0.9        | 0.93        | V    |
|                           |                                                |                               | 0.91        | 0.94       | 0.97        | V    |
| V <sub>CCPLL_HPS</sub>    | HPS PLL analog power supply                    | 1.8 V                         | 1.71        | 1.8        | 1.89        | V    |
| V <sub>CCIO_HPS</sub>     | HPS I/O buffers power supply                   | 1.8 V                         | 1.71        | 1.8        | 1.89        | V    |

#### **Related Information**

- Recommended Operating Conditions on page 10 Provides the steady-state voltage values for the FPGA portion of the device.
- HPS Clock Performance on page 73

Send Feedback

 $<sup>^{(34)}</sup>$  When using the V suffix devices, the use of Power Management Bus (PMBus) voltage regulator dedicated to Intel Stratix 10 SmartVID devices is mandatory for V<sub>CC</sub> and V<sub>CCP</sub>. The PMBus voltage regulator and Intel Stratix 10 SmartVID devices are connected via PMBus. V<sub>CCL\_HPS</sub> and V<sub>CCPLLDIG\_HPS</sub> may be connected to the PMBus voltage regulator or a fixed voltage.



#### **DC Characteristics**

#### **Supply Current and Power Consumption**

Intel offers two ways to estimate power for your design—the Excel-based Early Power Estimator (EPE) and the Intel Quartus Prime Power Analyzer feature.

Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the usage of the resources.

The Intel Quartus Prime Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yield very accurate power estimates.

#### I/O Pin Leakage Current

#### Table 15. I/O Pin Leakage Current for Intel Stratix 10 Devices

| Symbol                | Description                         | Condition                      | Min    | Мах  | Unit |
|-----------------------|-------------------------------------|--------------------------------|--------|------|------|
| II                    | Input pin leakage                   | $V_{I} = 0 V$ to $V_{CCIOMAX}$ | -80    | 80   | μA   |
| I <sub>I_3.3VIO</sub> | Input pin leakage for 3.3 V I/O pin | $V_{I} = 0 V$ to $V_{CCIOMAX}$ | 0.0319 | 1.29 | μA   |
| I <sub>OZ</sub>       | Tri-stated I/O pin leakage          | $V_{O} = 0 V$ to $V_{CCIOMAX}$ | -80    | 80   | μA   |

#### **Bus Hold Specifications**

The bus-hold trip points are based on calculated input voltages from the JEDEC\* standard.



| Parameter                                | Symbol            | Condition                                                           | V <sub>CCI0</sub> (V) |         |      |         |      |      |     |      |     |      | Unit |
|------------------------------------------|-------------------|---------------------------------------------------------------------|-----------------------|---------|------|---------|------|------|-----|------|-----|------|------|
|                                          |                   |                                                                     | 1.                    | 1.2 1.5 |      | 1.8 2.5 |      | .5   | 3.  | .0   |     |      |      |
|                                          |                   |                                                                     | Min                   | Max     | Min  | Max     | Min  | Max  | Min | Max  | Min | Max  |      |
| Bus-hold, low,<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(max)                          | 8                     | -       | 12   | -       | 30   | -    | 60  | -    | 70  | -    | μA   |
| Bus-hold, high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(min)                          | -8                    | -       | -12  | -       | -30  | -    | -60 | -    | -70 | -    | μA   |
| Bus-hold, low,<br>overdrive current      | I <sub>ODL</sub>  | $\begin{array}{c} 0 \ V < V_{\rm IN} < \\ V_{\rm CCI0} \end{array}$ | _                     | 125     | -    | 175     | -    | 200  | _   | 300  | _   | 500  | μA   |
| Bus-hold, high,<br>overdrive current     | I <sub>ODH</sub>  | $\begin{array}{c} 0 \ V < V_{\rm IN} < \\ V_{\rm CCIO} \end{array}$ | _                     | -125    | -    | -175    | -    | -200 | -   | -300 | _   | -500 | μA   |
| Bus-hold trip<br>point                   | V <sub>TRIP</sub> | -                                                                   | 0.3                   | 0.9     | 0.38 | 1.13    | 0.68 | 1.07 | 0.7 | 1.7  | 0.8 | 2    | V    |

#### Table 16. Bus Hold Parameters for Intel Stratix 10 Devices

#### **OCT Calibration Accuracy Specifications**

If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block.

#### Table 17. OCT Calibration Accuracy Specifications for Intel Stratix 10 Devices

Calibration accuracy for the calibrated on-chip series termination ( $R_S$  OCT) and on-chip parallel termination ( $R_T$  OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change.

| Symbol                                                     | Description                                                                                                                                          | Condition (V)                            | Calibration Accuracy |          |          | Unit      |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------|----------|----------|-----------|
|                                                            |                                                                                                                                                      |                                          | -E1, -I1             | -E2, -I2 | -E3, -I3 |           |
| 34-Ω, 48-Ω, 60-Ω, 80-Ω,<br>120-Ω, and 240-Ω R <sub>S</sub> | Internal series termination with calibration (34- $\Omega$ , 48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , 120- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2                  | ±15                  | ±15      | ±15      | %         |
| 34- $\Omega$ and 40- $\Omega$ $R_S$                        | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                                                 | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 | ±15                  | ±15      | ±15      | %         |
| 25- $\Omega$ and 50- $\Omega$ $R_S$                        | Internal series termination with calibration (25- $\Omega$ and 50- $\Omega$ setting)                                                                 | V <sub>CCIO</sub> = 1.8, 1.5, 1.2        | ±15                  | ±15      | ±15      | %         |
|                                                            |                                                                                                                                                      |                                          |                      |          | •        | continued |





| Symbol                                                                        | Description                                                                                                                                                           | Condition (V)                           | Ca         | libration Accura | су         | Unit |
|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------|------------------|------------|------|
|                                                                               |                                                                                                                                                                       |                                         | -E1, -I1   | -E2, -I2         | -E3, -I3   |      |
| 34-Ω, 40-Ω, 48-Ω, 60-Ω,<br>80-Ω, 120-Ω, and 240-Ω $R_T$                       | Internal parallel termination with calibration (34- $\Omega$ , 40- $\Omega$ , 48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , 120- $\Omega$ , and 240- $\Omega$ setting) | POD12 I/O standard,<br>$V_{CCIO} = 1.2$ | ±15        | ±15              | ±15        | %    |
| 48- $\Omega$ , 50- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (48- $\Omega$ , 50- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting)                                               | V <sub>CCIO</sub> = 1.5, 1.2            | -10 to +60 | -10 to +60       | -10 to +60 | %    |
| 48- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub>                | Internal parallel termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting)                                                              | V <sub>CCI0</sub> = 1.25                | -10 to +70 | -10 to +70       | -10 to +70 | %    |
| 48- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub>                | Internal parallel termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting)                                                              | V <sub>CCIO</sub> = 1.35                | -10 to +65 | -10 to +65       | -10 to +65 | %    |
| 50-Ω R <sub>T</sub>                                                           | Internal parallel termination with calibration (50- $\Omega$ setting)                                                                                                 | V <sub>CCIO</sub> = 1.8                 | -10 to +50 | -10 to +50       | -10 to +50 | %    |

#### **OCT Without Calibration Resistance Tolerance Specifications**

#### Table 18. OCT Without Calibration Resistance Tolerance Specifications for Intel Stratix 10 Devices

This table lists the Intel Stratix 10 OCT without calibration resistance tolerance to PVT changes.

| Symbol                    | Description                                                                             | I/O Buffer | Condition (V)                                  | Res        | sistance Tolera | Unit       |          |
|---------------------------|-----------------------------------------------------------------------------------------|------------|------------------------------------------------|------------|-----------------|------------|----------|
|                           |                                                                                         | Туре       |                                                | -E1, -I1   | -E2, -I2        | -E3, -I3   |          |
| 25-Ω and 50-Ω $R_{\rm S}$ | Internal series termination without calibration (25- $\Omega$ and 50- $\Omega$ setting) | 3 V I/O    | V <sub>CCIO</sub> = 3.0, 2.5, 1.8,<br>1.5, 1.2 | -40 to +30 | ±40             | ±40        | %        |
| 25-Ω and 50-Ω $R_{\rm S}$ | Internal series termination without calibration (25- $\Omega$ and 50- $\Omega$ setting) | LVDS I/O   | V <sub>CCIO</sub> = 1.8, 1.5, 1.2              | -20 to +35 | -20 to +35      | -20 to +35 | %        |
|                           |                                                                                         | •          | -                                              |            |                 | c          | ontinued |



| Symbol                                                                        | Description                                                                                                              | I/O Buffer | Condition (V)                            | Res        | nce        | Unit       |   |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------|------------|------------|------------|---|
|                                                                               |                                                                                                                          | Туре       |                                          | -E1, -I1   | -E2, -I2   | -E3, -I3   |   |
| 34- $\Omega$ and 40- $\Omega$ $R_S$                                           | Internal series termination without calibration $(34-\Omega \text{ and } 40-\Omega \text{ setting})$                     | LVDS I/O   | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 | -20 to +35 | -20 to +35 | -20 to +35 | % |
| 48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ R <sub>S</sub> | Internal series termination without calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | LVDS I/O   | V <sub>CCI0</sub> = 1.2                  | -20 to +35 | -20 to +35 | -20 to +35 | % |
| 100-Ω R <sub>D</sub>                                                          | Internal differential termination (100- $\Omega$ setting)                                                                | LVDS I/O   | V <sub>CCIO</sub> = 1.8                  | ±25        | ±35        | ±40        | % |

#### **Pin Capacitance**

#### Table 19. Pin Capacitance for Intel Stratix 10 Devices

| Symbol                 | Description                                                  | Maximum | Unit |
|------------------------|--------------------------------------------------------------|---------|------|
| C <sub>IO_COLUMN</sub> | Input capacitance on column I/O pins                         | 3.5     | pF   |
| C <sub>IO_3.3VIO</sub> | Input/output capacitance of I/O pins                         | 5       | pF   |
| C <sub>OUTFB</sub>     | Input capacitance on dual-purpose clock output/feedback pins | 3.5     | pF   |

#### **Internal Weak Pull-Up Resistor**

All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up. For SDM and HPS, the configuration I/O and peripheral I/O are supported with weak pull-up and weak pull-down options. The internal weak pull-down feature is only supported in selected HPS and SDM I/O. The typical value for this internal weak pull-down resistor is approximately  $25 \text{ k}\Omega$ .

#### Table 20. Internal Weak Pull-Up Resistor Values for Intel Stratix 10 Devices

| Syn             | mbol | Description                                                                                       | Condition (V)                        | Nominal Value | Resistance<br>Tolerance | Unit      |
|-----------------|------|---------------------------------------------------------------------------------------------------|--------------------------------------|---------------|-------------------------|-----------|
| R <sub>PU</sub> |      |                                                                                                   | $V_{CCIO} = 3.3 \pm 5\%$             | 25            | ±25%                    | kΩ        |
|                 |      | configuration, as well as user mode if you have enabled the programmable pull-up resistor option. | $V_{CCIO}, V_{CCIO3C} = 3.0 \pm 5\%$ | 25            | ±25%                    | kΩ        |
|                 |      |                                                                                                   | $V_{CCIO} = 2.5 \pm 5\%$             | 25            | ±25%                    | kΩ        |
|                 |      |                                                                                                   |                                      |               |                         | continued |



Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet



Send Feedback

| Symbol | Description | Condition (V)             | Nominal Value | Resistance<br>Tolerance | Unit |
|--------|-------------|---------------------------|---------------|-------------------------|------|
|        |             | $V_{CCIO} = 1.8 \pm 5\%$  | 25            | ±25%                    | kΩ   |
|        |             | $V_{CCIO} = 1.5 \pm 5\%$  | 25            | ±25%                    | kΩ   |
|        |             | $V_{CCIO} = 1.35 \pm 5\%$ | 25            | ±25%                    | kΩ   |
|        |             | $V_{CCIO} = 1.25 \pm 5\%$ | 25            | ±25%                    | kΩ   |
|        |             | $V_{CCIO} = 1.2 \pm 5\%$  | 25            | ±25%                    | kΩ   |

#### **Related Information**

- Intel Stratix 10 Device Family Pin Connection Guidelines Provides more information about the pins that support internal weak pull-up and internal weak pull-down features.
- Intel Stratix 10 Configuration Pins, Intel Stratix 10 Configuration User Guide Provides more information about the SDM I/O pins weak pull-up and weak pull-down features.

#### **I/O Standard Specifications**

Tables in this section list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Intel Stratix 10 devices.

For minimum voltage values, use the minimum  $V_{CCIO}$  values. For maximum voltage values, use the maximum  $V_{CCIO}$  values.

You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.

#### **Related Information**

Recommended Operating Conditions on page 10



#### Single-Ended I/O Standards Specifications

| I/O Standard                                 |       | V <sub>CCI0</sub> (V) |       |      | V <sub>IL</sub> (V)    | VIH                    | (V)                     | V <sub>OL</sub> (V)    | V <sub>ОН</sub> (V)      | I <sub>OL</sub> <sup>(35)</sup> | I <sub>OH</sub> (35) |
|----------------------------------------------|-------|-----------------------|-------|------|------------------------|------------------------|-------------------------|------------------------|--------------------------|---------------------------------|----------------------|
|                                              | Min   | Тур                   | Max   | Min  | Max                    | Min                    | Max                     | Max                    | Min                      | (mA)                            | (mA)                 |
| 3.3 V LVTTL, 3.3<br>V LVCMOS <sup>(36)</sup> | 3.135 | 3.3                   | 3.465 | -0.3 | 0.8                    | 2                      | 3.6                     | 0.4                    | 2.4                      | 4                               | -4                   |
| 3.0 V LVTTL, 3.0<br>V LVCMOS <sup>(36)</sup> | 2.85  | 3                     | 3.15  | -0.3 | 0.8                    | 2                      | 3.6                     | 0.4                    | 2.4                      | 4                               | -4                   |
| 3.0 V LVTTL                                  | 2.85  | 3                     | 3.15  | -0.3 | 0.8                    | 1.7                    | 3.6                     | 0.4                    | 2.4                      | 2                               | -2                   |
| 3.0 V LVCMOS                                 | 2.85  | 3                     | 3.15  | -0.3 | 0.8                    | 1.7                    | 3.6                     | 0.2                    | V <sub>CCIO</sub> – 0.2  | 0.1                             | -0.1                 |
| 2.5 V                                        | 2.375 | 2.5                   | 2.625 | -0.3 | 0.7                    | 1.7                    | 3.3                     | 0.4                    | 2                        | 1                               | -1                   |
| 1.8 V                                        | 1.71  | 1.8                   | 1.89  | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | V <sub>CCIO</sub> + 0.3 | 0.45                   | V <sub>CCIO</sub> - 0.45 | 2                               | -2                   |
| 1.5 V                                        | 1.425 | 1.5                   | 1.575 | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$        | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                               | -2                   |
| 1.2 V                                        | 1.14  | 1.2                   | 1.26  | -0.3 | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | V <sub>CCIO</sub> + 0.3 | $0.25 \times V_{CCIO}$ | $0.75 \times V_{CCIO}$   | 2                               | -2                   |
| Schmitt Trigger<br>Input                     | 1.71  | 1.8                   | 1.89  | _    | $0.35 \times V_{CCIO}$ | $0.65 \times V_{CCIO}$ | -                       | -                      | -                        | -                               | -                    |

#### Table 21. Single-Ended I/O Standards Specifications for Intel Stratix 10 Devices

<sup>(36)</sup> Specifications for 3.3 V LVTTL, 3.3 V LVCMOS, 3.0 V LVTTL, and 3.0 V LVCMOS I/O standards supported in 1SG040HF35 or 1SX040HF35 devices I/O bank 3C only.



 $<sup>^{(35)}</sup>$  To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the 1.8- V LVCMOS specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet.



Send Feedback

#### Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |                          | V <sub>REF</sub> (V)  |                        |                         | V <sub>TT</sub> (V)   |                          |
|------------------------|-------|-----------------------|-------|--------------------------|-----------------------|------------------------|-------------------------|-----------------------|--------------------------|
|                        | Min   | Тур                   | Мах   | Min                      | Тур                   | Max                    | Min                     | Тур                   | Мах                      |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.833                    | 0.9                   | 0.969                  | V <sub>REF</sub> - 0.04 | V <sub>REF</sub>      | V <sub>REF</sub> + 0.04  |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.49 × V <sub>CCIO</sub> | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$   |
| SSTL-135               | 1.283 | 1.35                  | 1.45  | $0.49 \times V_{CCIO}$   | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$   |
| SSTL-125               | 1.19  | 1.25                  | 1.31  | $0.49 \times V_{CCIO}$   | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | 0.51 × V <sub>CCIO</sub> |
| SSTL-12                | 1.14  | 1.2                   | 1.26  | $0.49 \times V_{CCIO}$   | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | $0.49 \times V_{CCIO}$  | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$   |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.85                     | 0.9                   | 0.95                   | _                       | V <sub>CCIO</sub> /2  | -                        |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.68                     | 0.75                  | 0.9                    | _                       | V <sub>CCIO</sub> /2  | _                        |
| HSTL-12<br>Class I, II | 1.14  | 1.2                   | 1.26  | $0.47 \times V_{CCIO}$   | $0.5 \times V_{CCIO}$ | $0.53 \times V_{CCIO}$ | _                       | V <sub>CCIO</sub> /2  | -                        |
| HSUL-12                | 1.14  | 1.2                   | 1.3   | $0.49 \times V_{CCIO}$   | $0.5 \times V_{CCIO}$ | $0.51 \times V_{CCIO}$ | _                       | _                     | _                        |
| POD12                  | 1.14  | 1.2                   | 1.26  | -                        | Internally calibrated | -                      | -                       | V <sub>CCIO</sub>     | _                        |

#### Table 22. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Intel Stratix 10 Devices



#### Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications

| I/O Standard        | V     | IL(DC) <b>(V)</b>       | VIH(D                    | <sub>c)</sub> (V)        | V <sub>IL(AC)</sub> (V)  | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)      |      | I <sub>OH</sub> (37 |
|---------------------|-------|-------------------------|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|--------------------------|------|---------------------|
|                     | Min   | Max                     | Min                      | Max                      | Max                      | Min                      | Max                     | Min                      | (mA) | (mA)                |
| SSTL-18 Class I     | -0.3  | V <sub>REF</sub> -0.125 | V <sub>REF</sub> + 0.125 | $V_{CCIO} + 0.3$         | V <sub>REF</sub> - 0.25  | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> - 0.603 | V <sub>TT</sub> + 0.603  | 6.7  | -6.7                |
| SSTL-18 Class<br>II | -0.3  | V <sub>REF</sub> -0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> - 0.25  | V <sub>REF</sub> + 0.25  | 0.28                    | V <sub>CCIO</sub> -0.28  | 13.4 | -13.4               |
| SSTL-15 Class I     | -     | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1   | -                        | V <sub>REF</sub> - 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    | 8    | -8                  |
| SSTL-15 Class<br>II | -     | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.175 | V <sub>REF</sub> + 0.175 | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    | 16   | -16                 |
| SSTL-135            | _     | V <sub>REF</sub> - 0.09 | V <sub>REF</sub> + 0.09  | _                        | V <sub>REF</sub> - 0.16  | V <sub>REF</sub> + 0.16  | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    | -    | -                   |
| SSTL-125            | _     | V <sub>REF</sub> - 0.09 | V <sub>REF</sub> + 0.09  | _                        | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    | -    | -                   |
| SSTL-12             | _     | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10  | _                        | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | $0.2 \times V_{CCIO}$   | $0.8 \times V_{CCIO}$    | -    | -                   |
| HSTL-18 Class I     | _     | V <sub>REF</sub> -0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4  | 8    | -8                  |
| HSTL-18 Class<br>II | _     | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4  | 16   | -16                 |
| HSTL-15 Class I     | -     | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> – 0.4  | 8    | -8                  |
| HSTL-15 Class<br>II | -     | V <sub>REF</sub> - 0.1  | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> - 0.2   | V <sub>REF</sub> + 0.2   | 0.4                     | V <sub>CCIO</sub> -0.4   | 16   | -16                 |
| HSTL-12 Class I     | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{CCIO}$  | $0.75 \times V_{CCIO}$   | 8    | -8                  |
| HSTL-12 Class<br>II | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08  | V <sub>CCI0</sub> + 0.15 | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | $0.25 \times V_{CCIO}$  | 0.75 × V <sub>CCIO</sub> | 16   | -16                 |
| HSUL-12             | _     | V <sub>REF</sub> - 0.13 | V <sub>REF</sub> + 0.13  | -                        | V <sub>REF</sub> - 0.22  | V <sub>REF</sub> + 0.22  | $0.1 \times V_{CCIO}$   | $0.9 \times V_{CCIO}$    | _    | -                   |
| POD12               | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15  | V <sub>REF</sub> + 0.15  | _                       | —                        | _    | -                   |

#### Table 23. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Intel Stratix 10 Devices

 $<sup>^{(37)}</sup>$  To meet the  $I_{OL}$  and  $I_{OH}$  specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the  $I_{OL}$  and  $I_{OH}$  specifications in the datasheet.





Send Feedback

#### **Differential SSTL I/O Standards Specifications**

#### Table 24. Differential SSTL I/O Standards Specifications for Intel Stratix 10 Devices

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       | V <sub>SWI</sub> | :NG(DC) <b>(V)</b>      | V <sub>SWING(AC)</sub> (V)                    |                                               | V <sub>IX(AC)</sub> (V)      |                      |                                 |  |
|------------------------|-------|-----------------------|-------|------------------|-------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------|----------------------|---------------------------------|--|
|                        | Min   | Тур                   | Max   | Min              | Max                     | Min                                           | Мах                                           | Min                          | Тур                  | Мах                             |  |
| SSTL-18 Class<br>I, II | 1.71  | 1.8                   | 1.89  | 0.25             | V <sub>CCIO</sub> + 0.6 | 0.5                                           | V <sub>CCI0</sub> + 0.6                       | V <sub>CCIO</sub> /2 - 0.175 | _                    | V <sub>CCIO</sub> /2 +<br>0.175 |  |
| SSTL-15 Class<br>I, II | 1.425 | 1.5                   | 1.575 | 0.2              | (38)                    | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>REF</sub> –<br>V <sub>IL(AC)</sub> ) | V <sub>CCIO</sub> /2 - 0.15  | _                    | V <sub>CCIO</sub> /2 + 0.15     |  |
| SSTL-135               | 1.283 | 1.35                  | 1.45  | 0.18             | (38)                    | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>CCIO</sub> /2 - 0.15  | _                    | V <sub>CCIO</sub> /2 + 0.15     |  |
| SSTL-125               | 1.19  | 1.25                  | 1.31  | 0.18             | (38)                    | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>CCIO</sub> /2 - 0.15  | _                    | V <sub>CCIO</sub> /2 + 0.15     |  |
| SSTL-12                | 1.14  | 1.2                   | 1.26  | 0.16             | (38)                    | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>REF</sub> - 0.15      | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15         |  |

#### **Differential HSTL and HSUL I/O Standards Specifications**

#### Table 25. Differential HSTL and HSUL I/O Standards Specifications for Intel Stratix 10 Devices

| I/O Standard           | lard V <sub>CCIO</sub> (V) |     | )     |                                               | ) <b>(V)</b>                                  | V <sub>DIF(AC</sub>                           | ;) <b>(V)</b>                                 | V <sub>X(AC)</sub> (V)               |                            |                                     | V <sub>CM(DC)</sub> (V)    |                            |                            |
|------------------------|----------------------------|-----|-------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------------|----------------------------|-------------------------------------|----------------------------|----------------------------|----------------------------|
|                        | Min                        | Тур | Мах   | Min                                           | Мах                                           | Min                                           | Мах                                           | Min                                  | Тур                        | Max                                 | Min                        | Тур                        | Max                        |
| HSTL-18 Class<br>I, II | 1.71                       | 1.8 | 1.89  | 0.2                                           | _                                             | 0.4                                           | _                                             | 0.78                                 | _                          | 1.12                                | 0.78                       | _                          | 1.12                       |
| HSTL-15 Class<br>I, II | 1.425                      | 1.5 | 1.575 | 0.2                                           | _                                             | 0.4                                           | -                                             | 0.68                                 | _                          | 0.9                                 | 0.68                       | _                          | 0.9                        |
| HSTL-12 Class<br>I, II | 1.14                       | 1.2 | 1.26  | 0.16                                          | V <sub>CCIO</sub> + 0.3                       | 0.3                                           | V <sub>CCIO</sub> + 0.48                      | —                                    | $0.5 \times V_{CCIO}$      | _                                   | 0.4 ×<br>V <sub>CCIO</sub> | $0.5 \times V_{CCIO}$      | 0.6 ×<br>V <sub>CCIO</sub> |
| HSUL-12                | 1.14                       | 1.2 | 1.3   | 2(V <sub>IH(DC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>REF</sub> –<br>V <sub>IH(DC)</sub> ) | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>REF</sub> –<br>V <sub>IH(AC)</sub> ) | 0.5 ×<br>V <sub>CCIO</sub> –<br>0.12 | 0.5 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub><br>+0.12 | 0.4 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> |

 $<sup>^{(38)}</sup>$  The maximum value for V<sub>SWING(DC)</sub> is not defined. However, each single-ended signal needs to be within the respective single-ended limits (V<sub>IH(DC)</sub> and V<sub>IL(DC)</sub>).



#### **Differential I/O Standards Specifications**

| I/O Standard         |      | V <sub>CCIO</sub> (V) |      |     | V <sub>ID</sub> (mV) <sup>(39)</sup> |      | V <sub>ICM(DC)</sub> (V) |       | V <sub>OD</sub> (V) <sup>(40)</sup> <sup>(41)</sup> |     |     | V <sub>OCM</sub> (V) <sup>(40)</sup> |      |       |
|----------------------|------|-----------------------|------|-----|--------------------------------------|------|--------------------------|-------|-----------------------------------------------------|-----|-----|--------------------------------------|------|-------|
|                      | Min  | Тур                   | Max  | Min | Max                                  | Min  | Condition                | Max   | Min                                                 | Тур | Max | Min                                  | Тур  | Max   |
| LVDS <sup>(42)</sup> | 1.71 | 1.8                   | 1.89 | 100 | -                                    | 0.05 | Data rate<br>≤700 Mbps   | 1.65  | 0.247                                               | -   | 0.6 | 1.125                                | 1.25 | 1.375 |
|                      |      |                       |      |     |                                      | 1    | Data rate<br>>700 Mbps   | 1.6   |                                                     |     |     |                                      |      |       |
| RSDS <sup>(43)</sup> | 1.71 | 1.8                   | 1.89 | 100 | -                                    | 0.3  | _                        | 1.4   | 0.1                                                 | 0.2 | 0.6 | 0.5                                  | 1.2  | 1.4   |
| Mini-LVDS (44)       | 1.71 | 1.8                   | 1.89 | 200 | 600                                  | 0.4  | _                        | 1.325 | 0.25                                                | _   | 0.6 | 1                                    | 1.2  | 1.4   |
| LVPECL (45)          | 1.71 | 1.8                   | 1.89 | 300 | -                                    | 0.6  | Data rate<br>≤700 Mbps   | 1.7   | _                                                   | -   | -   | -                                    | -    | -     |
|                      |      |                       |      |     |                                      | 1    | Data rate<br>>700 Mbps   | 1.6   |                                                     |     |     |                                      |      |       |

#### Table 26. Differential I/O Standards Specifications for Intel Stratix 10 Devices

- (42) For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 700 Mbps and 0.05 V to 1.65 V for data rates below 700 Mbps.
- <sup>(43)</sup> For optimized RSDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.4 V.
- <sup>(44)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.4 V to 1.325 V.
- <sup>(45)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps.



 $<sup>^{(39)}</sup>$  The minimum V<sub>ID</sub> value is applicable over the entire common mode range, V<sub>CM</sub>.

<sup>&</sup>lt;sup>(40)</sup>  $R_L$  range:  $90 \le R_L \le 110 \Omega$ .

 $<sup>^{(41)}</sup>$  The specification is only applicable to default V<sub>OD</sub> setting. Intel recommends performing IBIS or HSPICE simulation to estimate the buffer's electrical performance when non-default V<sub>OD</sub> setting is used.



### **Switching Characteristics**

This section provides the performance characteristics of Intel Stratix 10 core and periphery blocks.

#### **Core Performance Specifications**

#### **Clock Tree Specifications**

#### Table 27. Clock Tree Performance for Intel Stratix 10 Devices

| Parameter                  |            | Performance            |                        | Unit |
|----------------------------|------------|------------------------|------------------------|------|
|                            | -E1V, -I1V | -E2V, -E2L, -I2V, -I2L | -E3V, -E3X, -I3V, -I3X |      |
| Programmable clock routing | 1,000      | 900                    | 780                    | MHz  |

#### **PLL Specifications**

#### **Fractional PLL Specifications**

#### Table 28. Fractional PLL Specifications for Intel Stratix 10 Devices

These specifications are applicable when fPLL is used in core mode.

| Symbol             | Parameter                                                                     | Condition | Min | Тур | Мах      | Unit      |
|--------------------|-------------------------------------------------------------------------------|-----------|-----|-----|----------|-----------|
| f <sub>IN</sub>    | Input clock frequency                                                         | _         | 29  | -   | 800 (46) | MHz       |
| f <sub>INPFD</sub> | Input clock frequency to the phase frequency detector (PFD)                   | -         | 29  | _   | 700      | MHz       |
| f <sub>VCO</sub>   | PLL voltage-controlled oscillator (VCO) operating range for core applications | _         | 6   | _   | 14.025   | GHz       |
| teinduty           | Input clock duty cycle                                                        | _         | 40  | -   | 60       | %         |
| f <sub>оит</sub>   | Output frequency for internal clock                                           | -         | _   | -   | 1        | GHz       |
|                    |                                                                               |           | •   | •   |          | continued |

<sup>(46)</sup> This specification is limited by the I/O maximum frequency. The maximum achievable I/O frequency is different for each I/O standard and is dependent on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

#### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22



| Symbol                                               | Parameter                                                                                                       | Condition                     | Min | Тур | Max  | Unit      |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|------|-----------|
| fdyconfigclk                                         | Dynamic configuration clock for reconfig_clk                                                                    | _                             | _   | -   | 125  | MHz       |
| t <sub>LOCK</sub>                                    | Time required to lock from end-of-device configuration                                                          | _                             | _   | -   | 1    | ms        |
| t <sub>DLOCK</sub>                                   | Time required to lock dynamically (after<br>switchover or reconfiguring any non-post-<br>scale counters/delays) | _                             | _   | _   | 1    | ms        |
| f <sub>CLBW</sub>                                    | PLL closed-loop bandwidth                                                                                       | _                             | 0.3 | _   | 4    | MHz       |
| t <sub>INCCJ</sub> <sup>(47)</sup> , <sup>(48)</sup> | Input clock cycle-to-cycle jitter                                                                               | $F_{REF} \ge 100 \text{ MHz}$ | _   | _   | 0.13 | UI (p-p)  |
|                                                      |                                                                                                                 | F <sub>REF</sub> < 100 MHz    | _   | _   | ±650 | ps (p-p)  |
| t <sub>outpj</sub> <sup>(49)</sup>                   | Period jitter for clock output                                                                                  | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | 600  | ps (p-p)  |
|                                                      |                                                                                                                 | F <sub>OUT</sub> < 100 MHz    | _   | _   | 60   | mUI (p-p) |
| t <sub>оитсс</sub> (49)                              | Cycle-to-cycle jitter for clock output                                                                          | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | 600  | ps (p-p)  |
|                                                      |                                                                                                                 | F <sub>OUT</sub> < 100 MHz    | _   | _   | 60   | mUI (p-p) |
| dK <sub>BIT</sub>                                    | Bit number of Delta Sigma Modulator (DSM)                                                                       | _                             | _   | 32  | _    | bit       |

#### **Related Information**

Memory Output Clock Jitter Specifications on page 44

Provides more information about the external memory interface clock output jitter specifications.

<sup>(48)</sup>  $F_{REF}$  is  $f_{IN}/N$ , specification applies when N = 1.

<sup>(49)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specifications for Intel Stratix 10 Devices table.



<sup>(47)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.</p>



#### I/O PLL Specifications

#### Table 29. I/O PLL Specifications for Intel Stratix 10 Devices

| Symbol               | Parameter                                               | Condition      | Min | Тур | Max        | Unit      |
|----------------------|---------------------------------------------------------|----------------|-----|-----|------------|-----------|
| f <sub>IN</sub>      | Input clock frequency                                   | -1 speed grade | 10  | _   | 1,100 (50) | MHz       |
|                      |                                                         | -2 speed grade | 10  | _   | 900 (50)   | MHz       |
|                      |                                                         | -3 speed grade | 10  | _   | 750 (50)   | MHz       |
| f <sub>INPFD</sub>   | Input clock frequency to the PFD                        | _              | 10  | _   | 325        | MHz       |
| f <sub>VCO</sub>     | PLL VCO operating range                                 | -1 speed grade | 600 | _   | 1,600      | MHz       |
|                      |                                                         | -2 speed grade | 600 | _   | 1,434      | MHz       |
|                      |                                                         | -3 speed grade | 600 | _   | 1,280 (51) | MHz       |
| f <sub>CLBW</sub>    | PLL closed-loop bandwidth                               | _              | 0.5 | -   | 10         | MHz       |
| t <sub>einduty</sub> | Input clock or external feedback clock input duty cycle | _              | 40  | -   | 60         | %         |
| f <sub>OUT</sub>     | Output frequency for internal clock (C counter)         | -1 speed grade | -   | _   | 1,100      | MHz       |
|                      |                                                         | -2 speed grade | -   | _   | 900        | MHz       |
|                      |                                                         | -3 speed grade | -   | -   | 750        | MHz       |
| f <sub>OUT_EXT</sub> | Output frequency for external clock output              | -1 speed grade | _   | _   | 800        | MHz       |
|                      |                                                         | -2 speed grade | -   | _   | 720        | MHz       |
|                      |                                                         | -3 speed grade | -   | _   | 650        | MHz       |
|                      |                                                         |                | •   | •   | •          | continued |

<sup>&</sup>lt;sup>(50)</sup> This specification is limited by the I/O maximum frequency. The maximum achievable I/O frequency is different for each I/O standard and is dependent on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

<sup>&</sup>lt;sup>(51)</sup> This specification is only applicable when the I/O PLL is instantiated with the IOPLL Intel FPGA IP core. For I/O PLL instantiated with LVDS SERDES Intel FPGA IP core, PHY Lite for Parallel Interfaces Intel Stratix 10 FPGA IP core, External Memory Interfaces Intel Stratix 10 FPGA IP core, and High Bandwidth Memory (HBM-2) Interface Intel FPGA IP core, the maximum f<sub>VCO</sub> is 1,250 MHz.

#### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22



| Symbol                                 | Parameter                                                                                                      | Condition                     | Min | Тур | Мах  | Unit      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|------|-----------|
| toutduty                               | Duty cycle for dedicated external clock output (when set to 50%)                                               | _                             | 45  | 50  | 55   | %         |
| t <sub>FCOMP</sub>                     | External feedback clock compensation time                                                                      | _                             | -   | _   | 5    | ns        |
| f <sub>DYCONFIGCLK</sub>               | Dynamic configuration clock for mgmt_clk and scanclk                                                           | _                             | -   | _   | 200  | MHz       |
| t <sub>LOCK</sub>                      | Time required to lock from end-of-device configuration or deassertion of areset                                | _                             | _   | _   | 1    | ms        |
| t <sub>DLOCK</sub>                     | Time required to lock dynamically (after<br>switchover or reconfiguring any non-post-scale<br>counters/delays) | _                             | _   | _   | 1    | ms        |
| t <sub>PLL_PSERR</sub>                 | Accuracy of PLL phase shift                                                                                    | —                             | -   | -   | ±50  | ps        |
| t <sub>ARESET</sub>                    | Minimum pulse width on the areset signal                                                                       | _                             | 10  | _   | -    | ns        |
| t <sub>INCCJ</sub> <sup>(52)(53)</sup> | Input clock cycle-to-cycle jitter                                                                              | $F_{REF} \ge 100 \text{ MHz}$ | _   | _   | 0.15 | UI (p-p)  |
|                                        |                                                                                                                | F <sub>REF</sub> < 100 MHz    | -   | _   | ±750 | ps (p-p)  |
| t <sub>outpj_dc</sub>                  | Period jitter for dedicated clock output                                                                       | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | 175  | ps (p-p)  |
|                                        |                                                                                                                | F <sub>OUT</sub> < 100 MHz    | -   | _   | 17.5 | mUI (p-p) |
| t <sub>outccj_dc</sub>                 | Cycle-to-cycle jitter for dedicated clock output                                                               | $F_{OUT} \ge 100 \text{ MHz}$ | -   | _   | 175  | ps (p-p)  |
|                                        |                                                                                                                | F <sub>OUT</sub> < 100 MHz    | -   | _   | 17.5 | mUI (p-p) |
| t <sub>outpj_io</sub> <sup>(54)</sup>  | Period jitter for clock output on the regular I/O                                                              | $F_{OUT} \ge 100 \text{ MHz}$ | _   | _   | 600  | ps (p-p)  |
|                                        |                                                                                                                | F <sub>OUT</sub> < 100 MHz    | -   | _   | 60   | mUI (p-p) |
|                                        |                                                                                                                |                               |     | •   |      | continued |

<sup>(53)</sup>  $F_{REF}$  is  $f_{IN}/N$ , specification applies when N = 1.



<sup>&</sup>lt;sup>(52)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps.

<sup>&</sup>lt;sup>(54)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specifications for Intel Stratix 10 Devices table.



| Symbol                                 | Parameter                                                          | Condition                     | Min | Тур | Max  | Unit      |
|----------------------------------------|--------------------------------------------------------------------|-------------------------------|-----|-----|------|-----------|
| t <sub>OUTCCJ_IO</sub> <sup>(54)</sup> |                                                                    | $F_{OUT} \ge 100 \text{ MHz}$ | —   | _   | 600  | ps (p-p)  |
| regular I/O                            |                                                                    | F <sub>OUT</sub> < 100 MHz    | —   | —   | 60   | mUI (p-p) |
| t <sub>CASC_OUTPJ_DC</sub>             |                                                                    | F <sub>OUT</sub> ≥ 100 MHz    | —   | _   | 175  | ps (p-p)  |
|                                        | cascaded PLLs through dedicated cascade path and core clock fabric | F <sub>OUT</sub> < 100 MHz    | _   | _   | 17.5 | mUI (p-p) |

#### **Related Information**

#### Memory Output Clock Jitter Specifications on page 44

Provides more information about the external memory interface clock output jitter specifications.

#### **DSP Block Specifications**

#### Table 30. DSP Block Performance Specifications for Intel Stratix 10 Devices

| Mode                                                                                      |            | Unit                       |                            |           |
|-------------------------------------------------------------------------------------------|------------|----------------------------|----------------------------|-----------|
|                                                                                           | -E1V, -I1V | -E2V, -E2L, -I2V, -<br>I2L | -E3V, -E3X, -I3V, -<br>I3X |           |
| Fixed-point 18 × 19 multiplication mode                                                   | 1,000      | 771                        | 667                        | MHz       |
| Fixed-point 27 $\times$ 27 multiplication mode <sup>(55)</sup>                            | 1,000      | 771                        | 667                        | MHz       |
| Fixed-point 18 × 18 multiplier adder mode <sup>(55)</sup>                                 | 1,000      | 771                        | 667                        | MHz       |
| Fixed-point $18 \times 18$ multiplier adder summed with 36-bit input mode <sup>(55)</sup> | 1,000      | 771                        | 667                        | MHz       |
| Fixed-point 18 × 19 systolic mode                                                         | 1,000      | 771                        | 667                        | MHz       |
| Complex 18 $\times$ 19 multiplication mode                                                | 1,000      | 771                        | 667                        | MHz       |
| Floating point multiplication mode                                                        | 750        | 579                        | 500                        | MHz       |
| Floating point adder or subtract mode                                                     | 750        | 579                        | 500                        | MHz       |
|                                                                                           |            |                            |                            | continued |

<sup>(55)</sup> When chainin or chainout is enabled, the performance specifications for the following speed grades are as follows:

- -E1V and -I1V: 750 MHz
- -E2V, -E2L, -I2V, and -I2L: 578 MHz
- -E3V, -E3X, -I3V, and -I3X: 507 MHz

#### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet

S10-DATASHEET | 2020.05.22



| Mode                                             |            | Unit                       |                            |     |
|--------------------------------------------------|------------|----------------------------|----------------------------|-----|
|                                                  | -E1V, -I1V | -E2V, -E2L, -I2V, -<br>I2L | -E3V, -E3X, -I3V, -<br>I3X |     |
| Floating point multiplier adder or subtract mode | 750        | 579                        | 500                        | MHz |
| Floating point multiplier accumulate mode        | 750        | 579                        | 500                        | MHz |
| Floating point vector one mode                   | 750        | 579                        | 500                        | MHz |
| Floating point vector two mode                   | 750        | 579                        | 500                        | MHz |

#### **Memory Block Specifications**

To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to **50%** output duty cycle. Use the Intel Quartus Prime software to report timing for the memory block clocking schemes.

When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in f<sub>MAX</sub>.

#### Table 31. Memory Block Performance Specifications for Intel Stratix 10 Devices

| Memory     | Mode                                                                                             | Performance |                            |                            |            |  |  |
|------------|--------------------------------------------------------------------------------------------------|-------------|----------------------------|----------------------------|------------|--|--|
|            |                                                                                                  | -E1V, -I1V  | -E2V, -E2L, -I2V, -<br>I2L | -E3V, -E3X, -I3V, -<br>I3X | Unit       |  |  |
| MLAB       | Single port, all supported widths ( $\times 16/\times 32$ )                                      | 1,000       | 782                        | 667                        | MHz        |  |  |
|            | Simple dual-port, all supported widths ( $\times$ 16/ $\times$ 32)                               | 1,000       | 782                        | 667                        | MHz        |  |  |
|            | Simple dual-port with read-during-write option                                                   | 550         | 450                        | 400                        | MHz        |  |  |
|            | ROM, all supported width (×16/×32)                                                               | 1,000       | 782                        | 667                        | MHz        |  |  |
| M20K Block | Single-port, all supported widths                                                                | 1,000       | 782                        | 667                        | MHz        |  |  |
|            | Simple dual-port, all supported widths                                                           | 1,000       | 782                        | 667                        | MHz        |  |  |
|            | Simple dual-port, coherent read enabled                                                          | 1,000       | 782                        | 667                        | MHz        |  |  |
|            | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 800         | 640                        | 560                        | MHz        |  |  |
|            | Simple dual-port with ECC enabled, $512 \times 32$                                               | 600         | 480                        | 420                        | MHz        |  |  |
|            |                                                                                                  |             | •                          | •                          | continued. |  |  |



Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet



| Memory         | Mode                                                                                                                                   | Performance |                            |                            |      |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------|----------------------------|------|--|
|                |                                                                                                                                        | -E1V, -I1V  | -E2V, -E2L, -I2V, -<br>I2L | -E3V, -E3X, -I3V, -<br>I3X | Unit |  |
|                | Simple dual-port with ECC, optional pipeline registers enabled, and fast write mode, $512 \times 32$                                   | 1,000       | 782                        | 667                        | MHz  |  |
|                | Simple dual-port with ECC and optional pipeline registers enabled, with the read-during-write option set to <b>Old Data</b> , 512 × 32 | 1,000       | 750                        | 667                        | MHz  |  |
|                | True dual port, all supported widths                                                                                                   | 600         | 500                        | 420                        | MHz  |  |
|                | Simple quad-port, all supported widths                                                                                                 | 600         | 480                        | 420                        | MHz  |  |
|                | ROM (single port), all supported widths                                                                                                | 1,000       | 782                        | 667                        | MHz  |  |
|                | ROM (dual port), all supported widths                                                                                                  | 600         | 500                        | 420                        | MHz  |  |
| eSRAM (56)(57) | Simple dual-port                                                                                                                       | 200-750     | 200-640                    | 200-500                    | MHz  |  |

#### **Internal Temperature Sensing Diode Specifications**

 Table 32.
 Internal Temperature Sensing Diode Specifications for Intel Stratix 10 Devices

| Temperature Range Accuracy O  |       | Offset Calibrated Option | Sampling Rate | <b>Conversion Time</b> |  |
|-------------------------------|-------|--------------------------|---------------|------------------------|--|
| -40 to 125 °C <sup>(58)</sup> | ±5 °C | No                       | 1 KSPS        | < 1 ms                 |  |

- <sup>(57)</sup> For speed grade –3 devices, the following clock frequency ranges are not supported:
  - 466.51 MHz 499.99 MHz
  - 233.26 MHz 249.99 MHz

<sup>(58)</sup> Temperature range refers to junction temperature.

<sup>&</sup>lt;sup>(56)</sup> The input clock source for eSRAM must not exceed 20 ps peak-to-peak, or 1.42 ps RMS at 1e<sup>-12</sup> BER or 1.22 ps at 1e<sup>-16</sup> BER.



#### **External Temperature Sensing Diode Specifications**

#### Table 33. External Temperature Sensing Diode Specifications for Intel Stratix 10 Devices

- The typical value is at 25°C.
- The temperature diode characteristics in this table target for three-currents temperature sensing chip implementation. The characteristics can also apply to two-currents temperature sensing chip implementation, except for the ideality factor for L-Tile and H-Tile.
- Absolute accuracy is dependent on third-party external diode ADC and integration specifics.

| Description                                                                                   | Min  | Тур    | Мах  | Unit |
|-----------------------------------------------------------------------------------------------|------|--------|------|------|
| $I_{\text{bias}},$ diode source current (core fabric, L-Tile, H-Tile, E-Tile, and P-Tile TSD) | 10   | _      | 170  | μA   |
| $V_{\text{bias}},$ voltage across diode (core fabric, L-Tile, and H-Tile TSD)                 | 0.35 | -      | 0.9  | V    |
| V <sub>bias</sub> , voltage across diode (E-Tile TSD)                                         | 0.56 | -      | 0.82 | V    |
| V <sub>bias</sub> , voltage across diode (P-Tile TSD)                                         | 0.56 | -      | 0.87 | V    |
| Series resistance (core fabric TSD)                                                           | -    | -      | < 11 | Ω    |
| Series resistance (L-Tile and H-Tile TSD)                                                     | -    | -      | < 17 | Ω    |
| Series resistance (E-Tile TSD)                                                                | _    | _      | < 2  | Ω    |
| Series resistance (P-Tile TSD)                                                                | -    | -      | < 10 | Ω    |
| Diode ideality factor (core fabric TSD)                                                       | _    | 1.006  | _    | _    |
| Diode ideality factor (L-Tile and H-Tile TSD) (59)                                            | _    | 1.003  | _    | _    |
| Diode ideality factor (E-Tile TSD)                                                            | _    | 1.005  | _    | _    |
| Diode ideality factor (P-Tile TSD) (59)                                                       | _    | 1.0108 | _    | _    |

<sup>&</sup>lt;sup>(59)</sup> When using lower injection current (two-currents) implementation, the ideality factor is 1.03.



Send Feedback

#### **Internal Voltage Sensor Specifications**

#### Table 34. Internal Voltage Sensor Specifications for Intel Stratix 10 Devices

| Parameter                        |                                          | Minimum | Typical | Maximum | Unit |
|----------------------------------|------------------------------------------|---------|---------|---------|------|
| Resolution                       | Resolution                               |         | 8       | _       | Bit  |
| Sampling rate                    |                                          | -       | —       | 1.0     | KSPS |
| Differential non-linearity (DNL) |                                          | -       | —       | ±1      | LSB  |
| Integral non-linearity (         | Integral non-linearity (INL)             |         | —       | ±1      | LSB  |
| Input capacitance                |                                          | _       | _       | 40      | pF   |
| Voltage sensor accurac           | ry, V <sub>in</sub> range: 0 V to 1.24 V | -3      | —       | 3       | %    |
| Unipolar Input Mode              | Input signal range for Vsigp             | 0       | —       | 1.49    | V    |
|                                  | Common mode voltage on Vsign             | 0       | _       | 0.25    | V    |
|                                  | Input signal range for Vsigp – Vsign     | 0       | _       | 1.24    | V    |

#### **Periphery Performance Specifications**

This section describes the periphery performance, high-speed I/O, and external memory interface.

Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet



# **High-Speed I/O Specifications**

### Table 35. High-Speed I/O Specifications for Intel Stratix 10 Devices

When serializer/deserializer (SERDES) factor J = 3 to 10, use the SERDES block.

For LVDS applications, you must use the PLLs in integer PLL mode.

You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin.

| Symbol                                                                           |                                                                                       | Condition                                      | Condition –E1V, –I1V |     | -E2V, -E2L, -I2L, -I2V |      | -E3V, -E3X, -I3X, -I3V |          |      | Unit |          |      |
|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------|----------------------|-----|------------------------|------|------------------------|----------|------|------|----------|------|
|                                                                                  |                                                                                       |                                                | Min                  | Тур | Max                    | Min  | Тур                    | Max      | Min  | Тур  | Max      |      |
| f <sub>HSCLK_in</sub> (input clock frequency) True<br>Differential I/O Standards |                                                                                       | Clock boost factor<br>W = 1 to 40 $^{(60)}$    | 10                   | -   | 800                    | 10   | -                      | 700      | 10   | -    | 625      | MHz  |
| f <sub>HSCLK_in</sub> (input clock frequency) Single-<br>Ended I/O Standards     |                                                                                       | Clock boost factor<br>W = 1 to 40 $^{(60)}$    | 10                   | -   | 625                    | 10   | -                      | 625      | 10   | -    | 525      | MHz  |
| f <sub>HSCLK_OUT</sub> (outpu                                                    | ut clock frequency)                                                                   | -                                              | _                    | -   | 800 (61)               | -    | _                      | 700 (61) | _    | _    | 625 (61) | MHz  |
| Transmitter                                                                      | True Differential I/O<br>Standards - f <sub>HSDR</sub> (data<br>rate) <sup>(62)</sup> | SERDES factor<br>J = 4 to 10 (63)(65)<br>(64)  | (65)                 | -   | 1,600                  | (65) | -                      | 1,434    | (65) | _    | 1,250    | Mbps |
|                                                                                  |                                                                                       | SERDES factor<br>J = 3 <sup>(63)(65)(64)</sup> | (65)                 | -   | 1,000                  | (65) | _                      | 1,000    | (65) | _    | 938      | Mbps |
|                                                                                  | •                                                                                     | <u> </u>                                       |                      |     |                        |      |                        |          |      |      | conti    | nued |

<sup>(60)</sup> Clock Boost Factor (W) is the ratio between the input data rate and the input clock rate.

- <sup>(61)</sup> This is achieved by using the PHY clock network.
- <sup>(62)</sup> Requires package skew compensation with PCB trace length.
- <sup>(63)</sup> The  $F_{max}$  specification is based on the fast clock used for serial data. The interface  $F_{max}$  is also dependent on the parallel clock domain which is design dependent and requires timing analysis.
- $^{(64)}$  The V<sub>CC</sub> and V<sub>CCP</sub> must be on a combined power layer and a maximum load of 5 pF for chip-to-chip interface.
- <sup>(65)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and serializer do not have a minimum toggle rate.





|          | Symbol                                                        | Condition                                                       |      | -E1V, - | IIV      | -E2V | , -E2L, - | 12L, -12V | -E3V, | -E3X, - | 13X, -13V | Unit  |
|----------|---------------------------------------------------------------|-----------------------------------------------------------------|------|---------|----------|------|-----------|-----------|-------|---------|-----------|-------|
|          |                                                               |                                                                 | Min  | Тур     | Max      | Min  | Тур       | Max       | Min   | Тур     | Max       | 1     |
|          |                                                               | SERDES factor J =<br>2, uses DDR<br>registers                   | (65) | _       | 840 (66) | (65) | -         | (66)      | (65)  | -       | (66)      | Mbps  |
|          |                                                               | SERDES factor J =<br>1, uses DDR<br>registers                   | (65) | -       | 420 (66) | (65) | -         | (66)      | (65)  | _       | (66)      | Mbps  |
|          | t <sub>x Jitter</sub> - True<br>Differential I/O<br>Standards | Total jitter for data<br>rate, 600 Mbps –<br>1.6 Gbps           | _    | -       | 160      | -    | -         | 200       | -     | _       | 250       | ps    |
|          |                                                               | Total jitter for data<br>rate, < 600 Mbps                       | -    | -       | 0.1      | -    | -         | 0.12      | -     | -       | 0.15      | UI    |
|          | t <sub>DUTY</sub> <sup>(67)</sup>                             | TX output clock duty<br>cycle for Differential<br>I/O Standards | 45   | 50      | 55       | 45   | 50        | 55        | 45    | 50      | 55        | %     |
|          | t <sub>RISE</sub> & t <sub>FALL</sub> (64)(68)                | True Differential I/O<br>Standards                              | _    | -       | 160      | -    | -         | 180       | -     | -       | 200       | ps    |
|          | TCCS (67)(62)                                                 | True Differential I/O<br>Standards                              | _    | -       | 330      | -    | -         | 330       | -     | -       | 330       | ps    |
| Receiver | True Differential I/O<br>Standards - f <sub>HSDRDPA</sub>     | SERDES factor<br>J = 4 to 10 $(63)(65)(64)$                     | 150  | -       | 1,600    | 150  | -         | 1,434     | 150   | -       | 1,250     | Mbps  |
|          | (data rate)                                                   | SERDES factor<br>$J = 3^{(63)(65)(64)}$                         | 150  | -       | 1,000    | 150  | -         | 1,000     | 150   | -       | 938       | Mbps  |
|          | <u>.</u>                                                      |                                                                 |      |         |          |      |           |           |       |         | cont      | inued |

- <sup>(67)</sup> Not applicable for DIVCLK = 1.
- $^{(68)}$  This applies to default pre-emphasis and  $V_{\text{OD}}$  settings only.



<sup>&</sup>lt;sup>(66)</sup> The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency (f<sub>OUT</sub>) provided you can close the design timing and the signal integrity meets the interface requirements.





| Symbol          |                                                                | Condition                                     |      | -E1V, - | IIV                                 | -E2V | , -E2L, - | 12L, -12V                           | -E3V, | -E3X, - | 13X, -13V                           | Unit |
|-----------------|----------------------------------------------------------------|-----------------------------------------------|------|---------|-------------------------------------|------|-----------|-------------------------------------|-------|---------|-------------------------------------|------|
|                 |                                                                |                                               | Min  | Тур     | Max                                 | Min  | Тур       | Max                                 | Min   | Тур     | Max                                 |      |
|                 | f <sub>HSDR</sub> (data rate)<br>(without DPA) <sup>(62)</sup> | SERDES factor<br>J = 3 to 10                  | (65) | -       | (69)                                | (65) | -         | (69)                                | (65)  | -       | (69)                                | Mbps |
|                 |                                                                | SERDES factor J =<br>2, uses DDR<br>registers | (65) | -       | (66)                                | (65) | _         | (66)                                | (65)  | _       | (66)                                | Mbps |
|                 |                                                                | SERDES factor J =<br>1, uses DDR<br>registers | (65) | -       | (66)                                | (65) | -         | (66)                                | (65)  | _       | (66)                                | Mbps |
| DPA (FIFO mode) | DPA run length                                                 | _                                             | _    | -       | 10,000                              | _    | -         | 10,000                              | _     | _       | 10,000                              | UI   |
| DPA (soft CDR   | DPA run length                                                 | SGMII/GbE protocol                            | _    | -       | 5                                   | _    | -         | 5                                   | _     | _       | 5                                   | UI   |
| mode)           |                                                                | All other protocols                           | _    | -       | 50 data<br>transition<br>per 208 UI | -    | -         | 50 data<br>transition<br>per 208 UI | _     | -       | 50 data<br>transition<br>per 208 UI | -    |
| Soft CDR mode   | Soft-CDR ppm<br>tolerance                                      | -                                             | -300 | -       | 300                                 | -300 | -         | 300                                 | -300  | _       | 300                                 | ppm  |
| Non DPA mode    | Sampling Window                                                | -                                             | _    | -       | 330                                 | _    | -         | 330                                 | _     | _       | 330                                 | ps   |

<sup>&</sup>lt;sup>(69)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.





# **DPA Lock Time Specifications**

## Table 36. DPA Lock Time Specifications for Intel Stratix 10 Devices

The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition.

| Standard           | Training Pattern    | Number of Data Transitions in<br>One Repetition of the Training<br>Pattern | Number of Repetitions per 256<br>Data Transitions <sup>(70)</sup> | Maximum Data<br>Transition <sup>(71)</sup> |
|--------------------|---------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------|
| SPI-4              | 0000000001111111111 | 2                                                                          | 128                                                               | 768                                        |
| Parallel Rapid I/O | 00001111            | 2                                                                          | 128                                                               | 768                                        |
|                    | 10010000            | 4                                                                          | 64                                                                | 768                                        |
| Miscellaneous      | 10101010            | 8                                                                          | 32                                                                | 768                                        |
|                    | 01010101            | 8                                                                          | 32                                                                | 768                                        |

<sup>&</sup>lt;sup>(70)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

<sup>&</sup>lt;sup>(71)</sup> This is the maximum data transition consumed by DPA to lock.



# LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications

## Figure 2. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications for a Data Rate Equal to 1.6 Gbps



LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification

| Table 37. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Ra | Rate Equal to 1.6 Gbps |
|-------------------------------------------------------------------------|------------------------|
|-------------------------------------------------------------------------|------------------------|

| Jitter Frequ | Sinusoidal Jitter (UI) |       |  |
|--------------|------------------------|-------|--|
| F1           | F1 10,000              |       |  |
| F2           | 17,565                 | 25.00 |  |
| F3           | 1,493,000              | 0.28  |  |
| F4           | 50,000,000             | 0.28  |  |







# Memory Standards Supported by the Hard Memory Controller

#### Table 38. Memory Standards Supported by the Hard Memory Controller for Intel Stratix 10 Devices

This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator.

| Memory Standard | Rate Support      | Ping Pong PHY Support | Maximum Frequency (MHz) |
|-----------------|-------------------|-----------------------|-------------------------|
| DDR4 SDRAM      | Quarter rate      | Yes                   | 1,333                   |
| DDR3 SDRAM      | Quarter rate (72) | Yes                   | 1,066                   |
| DDR3L SDRAM     | Quarter rate      | Yes                   | 1,066                   |

### **Related Information**

External Memory Interface Spec Estimator Provides the specific details of the memory standards supported.

<sup>(72)</sup> Half rate support is only up to 667 MHz.





# Memory Standards Supported by the Soft Memory Controller

### Table 39. Memory Standards Supported by the Soft Memory Controller for Intel Stratix 10 Devices

This table lists the overall capability of the soft memory controller. For specific details, refer to the External Memory Interface Spec Estimator.

| Memory Standard          | Rate Support | Maximum Frequency (MHz) |
|--------------------------|--------------|-------------------------|
| RLDRAM 3 <sup>(73)</sup> | Quarter rate | 1,200                   |
| QDR IV SRAM              | Quarter rate | 1,066                   |
| DDR-T                    | Quarter rate | 1,066                   |
| QDR II SRAM              | Full rate    | 333                     |
| QDR II+ SRAM             | Half rate    | 550                     |
| QDR II+ Xtreme SRAM      | Half rate    | 633                     |

#### **Related Information**

External Memory Interface Spec Estimator

Provides the specific details of the memory standards supported.

## Memory Standards Supported by the HPS Hard Memory Controller

#### Table 40. Memory Standards Supported by the HPS Hard Memory Controller for Intel Stratix 10 Devices

This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator.

| Memory Standard | Rate Support | Maximum Frequency (MHz) |
|-----------------|--------------|-------------------------|
| DDR4 SDRAM      | Half rate    | 1,066                   |
| DDR3 SDRAM      | Half rate    | 1,066                   |
| DDR3L SDRAM     | Half rate    | 1,066                   |

### **Related Information**

External Memory Interface Spec Estimator Provides the specific details of the memory standards supported.



<sup>&</sup>lt;sup>(73)</sup> For Intel Stratix 10 RLDRAM 3, Intel only provides the PHY-only option.



## **DLL Range Specifications**

#### Table 41. DLL Frequency Range Specifications for Intel Stratix 10 Devices

| Parameter                     | Performance (for All Speed Grades) | Unit |
|-------------------------------|------------------------------------|------|
| DLL operating frequency range | 600 - 1,333 <sup>(74)</sup>        | MHz  |
| DLL reference clock input     | Minimum 600                        | MHz  |

## **Memory Output Clock Jitter Specifications**

The clock jitter specification applies to the memory output clock pins clocked by an I/O PLL, or generated using differential signal-splitter and double data I/O circuits clocked by a PLL output routed on a PHY clock network as specified. Intel recommends using PHY clock networks for better jitter performance.

The memory clock output jitter is within the JEDEC specifications with an input of 10 ps peak-to-peak jitter.

## **Performance Specifications of the HBM2 Interface in Intel Stratix 10 MX Devices**

#### Table 42. Performance Specifications of the HBM2 Interface in Intel Stratix 10 MX Devices

| Intel Stratix 10 MX Device Speed Grade | Maximum HBM2 Interface Frequency (MHz) |
|----------------------------------------|----------------------------------------|
| -1                                     | 1000                                   |
| -2                                     | 800                                    |
| -3                                     | 600                                    |

<sup>(74)</sup> In the SX device family, if the HPS EMIF is instantiated, the maximum speed for that instantiation is 1,066 MHz.



# **HBM2 Interface Performance**

100.00





Random 1RD1WR Read Only Readom Write Only Sequential 1RD1WR Sequential Read Only Sequential Write Only





Send Feedback



### Figure 5. HBM2 Performance in a 8GB8H HBM2 Device (64B access)

*Note:* These graphs show the Efficiency information for the HBM2 interface running at 800 MHz in an Intel Stratix 10 MX device with -2 Speed Grade using 64B access, with the re-order buffer turned off and different AXI Transaction IDs enabled.



# **OCT Calibration Block Specifications**

## Table 43. OCT Calibration Block Specifications for Intel Stratix 10 Devices

| Symbol                | Description                                                                                                                                                                     | Min    | Тур | Мах | Unit            |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----------------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                                                        | _      | _   | 20  | MHz             |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for $R_{S}$ OCT $/R_{T}$ OCT calibration                                                                                              | > 2000 | _   | _   | Cycles          |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out                                                                                                             | _      | 32  | _   | Cycles          |
| T <sub>RS_RT</sub>    | Time required between the <code>dyn_term_ctrl</code> and <code>oe</code> signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _      | 8   | _   | Full-rate cycle |

## Figure 6. Timing Diagram for on oe and dyn\_term\_ctrl Signals



# **L-Tile Transceiver Performance Specifications**

# **Transceiver Performance for Intel Stratix 10 GX/SX L-Tile Devices**

### Table 44. Intel Stratix 10 GX/SX L-Tile Transmitter and Receiver Datarate Performance

| Symbol/Description | Transceiver Speed Grade |           |           |  |
|--------------------|-------------------------|-----------|-----------|--|
|                    | -1 -2 -3                |           |           |  |
| Chip-to-chip       | N/A                     | 26.6 Gbps | 17.4 Gbps |  |
|                    |                         |           | continued |  |



Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet



| Symbol/Description | Transceiver Speed Grade |                          |           |  |  |
|--------------------|-------------------------|--------------------------|-----------|--|--|
|                    | -1                      | -1 -2 -3                 |           |  |  |
|                    |                         | 8 channels per tile (75) |           |  |  |
| Backplane          | N/A                     | 12.5 Gbps                | 12.5 Gbps |  |  |

*Note:* Refer to the *Transceiver Power Supply Operating Conditions* for V<sub>CCR\_GXB</sub> and V<sub>CCT\_GXB</sub> specifications when using bonded and non-bonded transceiver channels in Intel Stratix 10 L-Tile devices.

#### Table 45. L-Tile ATX PLL Performance

| Symbol/Description                                           | Condition         | Transceiver Speed Grade 2 | Transceiver Speed Grade 3 | Unit                |
|--------------------------------------------------------------|-------------------|---------------------------|---------------------------|---------------------|
| Supported Output Frequency                                   | Maximum Frequency | 13.3 8.7                  |                           | GHz                 |
| Supported Output Frequency                                   | Minimum Frequency | 500                       |                           | MHz                 |
| t <sub>LOCK</sub> <sup>(76)</sup>                            | Maximum Frequency | 1                         |                           | ms                  |
| t <sub>ARESET</sub> Required Reset Time <sup>(77)</sup> (78) | _                 | 25                        |                           | Avalon Clock Cycles |

Note: TX jitter specifications for the SerialLite III protocol at 17.4 Gbps are as low as: TJ = 0.32 UI, RJ = 0.15 UI, DJ = 0.18 UI, and DCD = 0.05 UI.

- <sup>(77)</sup> You must use the Avalon-MM interface to hold the PLLs in reset for the specified cycles by writing to the ATX PLL, fPLL, or CMU PLL pll\_powerdown register.
- <sup>(78)</sup> You must assert pll\_powerdown for a minimum of 25 cycles are required if you are using a 250-MHz AVMM clock.

<sup>&</sup>lt;sup>(75)</sup> Refer to *AN-778: Intel Stratix 10 Transceiver Usage* for more details on channel selection requirements.

<sup>&</sup>lt;sup>(76)</sup> This specification applies after the ATX PLL, fPLL, or CMU PLL has completed calibration.



## Table 46.L-Tile fPLL Performance

| Symbol/Description                                                      | Condition         | Mode                           | All Transceiver Speed Grades | Unit                |  |
|-------------------------------------------------------------------------|-------------------|--------------------------------|------------------------------|---------------------|--|
|                                                                         |                   | Transceiver - HDMI             | 12.5                         |                     |  |
|                                                                         | Maximum datarate  | Transceiver - General          | 12.5                         | Gbps                |  |
| Supported Output Frequency                                              |                   | Transceiver - OTN, SDI Cascade | 14.025                       |                     |  |
| (VCO frequency based)                                                   | Minimum datarate  | Transceiver - HDMI             | 4.6                          |                     |  |
|                                                                         |                   | Transceiver - General          | 6                            | Gbps                |  |
|                                                                         |                   | Transceiver - OTN, SDI Cascade | 7                            |                     |  |
| t <sub>LOCK</sub> (76)                                                  | Maximum Frequency |                                | 1                            | ms                  |  |
| t <sub>ARESET</sub> Required Reset Time <sup>(77)</sup> <sup>(78)</sup> | _                 |                                | 25                           | Avalon Clock Cycles |  |

## Table 47. L-Tile CMU PLL Performance

| Symbol/Description Condition                                 |                   | All Transceiver Speed Grades | Unit                |
|--------------------------------------------------------------|-------------------|------------------------------|---------------------|
| Supported Output Frequency (VCO                              | Maximum Frequency | 5.15625                      | GHz                 |
| frequency based)                                             | Minimum Frequency | 2.3                          | GHz                 |
| t <sub>LOCK</sub> <sup>(76)</sup>                            | Maximum Frequency | 1                            | ms                  |
| t <sub>ARESET</sub> Required Reset Time <sup>(77)</sup> (78) | -                 | 25                           | Avalon Clock Cycles |

### **Related Information**

AN-778: Intel Stratix 10 Transceiver Usage





# **Transceiver Specifications for Intel Stratix 10 GX/SX L-Tile Devices**

### Table 48. L-Tile Reference Clock Specifications

| Symbol/Description                           | Condition                                  |                                          | <b>Fransceiver Speed Gr</b> | ades             | Unit       |
|----------------------------------------------|--------------------------------------------|------------------------------------------|-----------------------------|------------------|------------|
|                                              |                                            | Min                                      | Тур                         | Max              |            |
| Supported I/O Standards                      | Dedicated reference clock pin              | CML, Differential LVPECL, LVDS, and HCSL |                             |                  |            |
|                                              | RX reference clock pin                     |                                          | CML, Differential           | LVPECL, and LVDS |            |
| Input Reference Clock Frequency<br>(CMU PLL) |                                            | 50                                       | -                           | 800              | MHz        |
| Input Reference Clock Frequency<br>(ATX PLL) |                                            | 100                                      | -                           | 800              | MHz        |
| Input Reference Clock Frequency<br>(fPLL)    |                                            | 50 (79)                                  | -                           | 800              | MHz        |
| Rise time                                    | 20% to 80%                                 | _                                        | -                           | 350              | ps         |
| Fall time                                    | 80% to 20%                                 | _                                        | -                           | 350              | ps         |
| Duty cycle                                   | -                                          | 45                                       | -                           | 55               | %          |
| Spread-spectrum modulating clock frequency   | PCIe                                       | 30                                       | -                           | 33               | kHz        |
| Spread-spectrum downspread                   | PCIe                                       | _                                        | 0 to -0.5                   | _                | %          |
| On-chip termination resistors                | -                                          | _                                        | 100                         | _                | Ω          |
| Absolute V <sub>MAX</sub>                    | Dedicated reference clock pin              | _                                        | -                           | 1.6              | V          |
|                                              | RX reference clock pin                     | _                                        | -                           | 1.2              | V          |
| Absolute V <sub>MIN</sub>                    | -                                          | -0.4                                     | -                           | _                | v          |
| Peak-to-peak differential input voltage      | -                                          | 200                                      | -                           | 1600             | mV         |
| V <sub>ICM</sub> (AC coupled)                | V <sub>CCR_GXB</sub> =1.03 V               | _                                        | 0                           | _                | V          |
| V <sub>ICM</sub> (DC coupled)                | HCSL I/O standard for PCIe reference clock | 250                                      | -                           | 550              | mV         |
|                                              | •                                          |                                          |                             | •                | continued. |

 $<sup>^{(79)}\,</sup>$  The  $f_{MIN}$  is 25 MHz when the fPLL is used for the HDMI protocol.



| Symbol/Description                                 | Condition                                | All Ti    | All Transceiver Speed Grades |           |        |
|----------------------------------------------------|------------------------------------------|-----------|------------------------------|-----------|--------|
|                                                    |                                          | Min       | Тур                          | Max       |        |
| Transmitter REFCLK Phase Noise (800 MHz) $(^{80})$ | 100 Hz                                   | _         | —                            | -70       | dBc/Hz |
|                                                    | 1 kHz                                    | _         | —                            | -90       | dBc/Hz |
|                                                    | 10 kHz                                   | _         | _                            | -100      | dBc/Hz |
|                                                    | 100 kHz                                  | _         | —                            | -110      | dBc/Hz |
|                                                    | ≥ 1 MHz                                  | _         | —                            | -120      | dBc/Hz |
| R <sub>REF</sub>                                   | -                                        | 2.0 k ±1% | —                            | 2.0 k ±1% | Ω      |
| T <sub>SSC-MAX-PERIOD-SLEW</sub>                   | Max spread spectrum clocking (SSC) df/dt |           |                              | 0.75      |        |

*Note:* When using PCI Express, you must meet the reference clock phase jitter requirements as specified in the *4.3.7 Refclk Specifications for 2.5 GT/s and 5.0 GT/s* and *4.3.8 Refclk Specification for 8.0 GT/s* sections of the *PCI Express Base Specification* Revision 3.0.

### Table 49. L-Tile Transceiver Clock Network Maximum Data Rate Specifications

| Clock Network | Maximum Performance <sup>(81)</sup> |      |         | Channel Span                                            | Unit |  |  |
|---------------|-------------------------------------|------|---------|---------------------------------------------------------|------|--|--|
|               | ΑΤΧ                                 | fPLL | СМИ     |                                                         |      |  |  |
| x1            | 17.4                                | 12.5 | 10.3125 | 6 channels                                              | Gbps |  |  |
| x6            | 17.4                                | 12.5 | N/A     | 6 channels                                              | Gbps |  |  |
| x24           | 17.4 (85)                           | 12.5 | N/A     | 2 banks up and 1 bank<br>down (total 24 channels)<br>or | Gbps |  |  |
|               | continued                           |      |         |                                                         |      |  |  |

<sup>(81)</sup> The maximum data rate depends on speed grade.

<sup>(80)</sup> To calculate the REFCLK phase noise requirement at frequencies other than 800 MHz, use the following formula: REFCLK phase noise at f (MHz) = REFCLK phase noise at 800 MHz + 20\*log(f/800).



#### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

Send Feedback

| Clock Network   | Maximum Performance <sup>(81)</sup> |      |     | Channel Span                                                                                                         | Unit |
|-----------------|-------------------------------------|------|-----|----------------------------------------------------------------------------------------------------------------------|------|
|                 | ΑΤΧ                                 | fPLL | СМИ |                                                                                                                      |      |
|                 |                                     |      |     | 2 banks down and 1 bank<br>up (total 24 channels)                                                                    |      |
| GXT clock lines | 26.6                                | N/A  | N/A | 4 GXT channels within the<br>same transceiver bank and<br>2 from the bank above or<br>2 from the bank below.<br>(82) | Gbps |

#### Table 50.L-Tile Receiver Specifications

| Symbol/Description                                                               | Condition                                     | Transceiver Speed Grade 3                                       |          |     | 11-11     |  |
|----------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------|----------|-----|-----------|--|
|                                                                                  | Condition                                     | Min                                                             | Тур      | Мах | Unit      |  |
| Supported I/O Standards                                                          | -                                             | High Speed Differential I/O, CML, Differential LVPECL, and LVDS |          |     |           |  |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(83)</sup>                     | -                                             | _                                                               | _        | 1.2 | V         |  |
| Absolute V <sub>MIN</sub> for a receiver pin <sup>(83)</sup> ( <sup>84)</sup>    | _                                             | -0.4                                                            | _        | _   | V         |  |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) | V <sub>CCR_GXB</sub> = 1.03 V <sup>(85)</sup> | _                                                               | _        | 2.0 | V         |  |
| Differential on-chip<br>termination resistors                                    | 85-Ω setting                                  | _                                                               | 85 ± 20% | _   | Ω         |  |
|                                                                                  | -                                             |                                                                 |          |     | continued |  |

<sup>(81)</sup> The maximum data rate depends on speed grade.

- <sup>(82)</sup> If the upper ATX PLL in a bank is used as the main GXT PLL, then the channel span includes two GXT channels from the bank above. If the lower ATX PLL in a bank is used as the main GXT PLL, then the channel span includes two GXT channels from the bank below.
- <sup>(83)</sup> The device cannot tolerate prolonged operation at this absolute maximum.
- <sup>(84)</sup> A passive pull up resistance prevents a 0-V common mode voltage on AC coupled receiver pins before the FPGA is configured.
- $^{(85)}$  Bonded channels operating at data rates above 16 Gbps require 1.12 V ± 20 mV at the pin. For a given L-Tile, if there are channels that need the higher power supply, tie all the channels on that side to the higher power supply.



S10-DATASHEET | 2020.05.22

| Symbol/Description               | Condition               | Transceiver Speed Grade 3 |           |      | 11.25 |
|----------------------------------|-------------------------|---------------------------|-----------|------|-------|
|                                  | Condition               | Min                       | Тур       | Мах  | Unit  |
|                                  | 100-Ω setting           | -                         | 100 ± 20% | _    | Ω     |
| )/ (AC coupled)                  | $V_{CCR\_GXB} = 1.03 V$ | -                         | 700       | _    | mV    |
| V <sub>ICM</sub> (AC coupled)    | $V_{CCR\_GXB} = 1.12 V$ | -                         | 750       | —    | mV    |
| t <sub>LTR</sub> <sup>(86)</sup> | -                       | -                         | -         | 1    | ms    |
| t <sub>LTD</sub> <sup>(87)</sup> | _                       | 4                         | _         | _    | μs    |
| t <sub>LTD_manual</sub> (88)     | _                       | 4                         | -         | —    | μs    |
| t <sub>LTR_LTD_manual</sub> (89) | -                       | 15                        | —         | —    | μs    |
| Run Length                       | _                       | -                         | -         | 200  | UI    |
|                                  | PCIe-only               | -300                      | —         | 300  | ppm   |
| CDR ppm tolerance                | All other protocols     | -1000                     | _         | 1000 | ppm   |

 $t_{LTR\_LTD\_manual}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.



 $<sup>^{(86)}</sup>$  t<sub>LTR</sub> is the time required for the receiver CDR to lock to the input reference clock frequency after coming out of reset, or after the CDR's calibration is complete.

 $<sup>^{(87)}</sup>$  t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

 $t_{\text{LTD}\_manual}$  is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.



Send Feedback

# Table 51. L-Tile Transmitter Specifications

| Symbol/Description            | Constitutions                                     | Transceiver Speed Grade 2 and 3             |           |         | 11.23 |
|-------------------------------|---------------------------------------------------|---------------------------------------------|-----------|---------|-------|
|                               | Condition                                         | Min                                         | Тур       | Мах     | Unit  |
| Supported I/O Standards       | -                                                 | High Speed Differential I/O <sup>(90)</sup> |           |         | _     |
| Differential on-chip          | 85-Ω setting                                      | _                                           | 85 ± 20%  | _       | Ω     |
| termination resistors         | 100-Ω setting                                     | -                                           | 100 ± 20% | -       | Ω     |
| V <sub>OCM</sub> (AC coupled) | $V_{CCT\_GXB} = 1.03 V$                           | _                                           | 515       | -       | mV    |
| Rise time <sup>(91)</sup>     | 20% to 80%                                        | 20                                          | -         | 130     | ps    |
| Fall time <sup>(91)</sup>     | 80% to 20%                                        | 20                                          | _         | 130     | ps    |
| Intra-differential pair skew  | TX V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _                                           | -         | 15 (92) | ps    |

## Table 52.L-Tile Typical Transmitter Vod Settings

| Symbol                                                                     | V <sub>OD</sub> Setting <sup>(93)</sup> | V <sub>OD</sub> /V <sub>CCT_GXB</sub> Ratio |  |  |
|----------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------|--|--|
|                                                                            | 31                                      | 1.00                                        |  |  |
|                                                                            | 30                                      | 0.97                                        |  |  |
|                                                                            | 29                                      | 0.93                                        |  |  |
| $V_{OD}$ differential value = $V_{OD}/V_{CCT\_GXB}$ ratio x $V_{CCT\_GXB}$ | 28                                      | 0.90                                        |  |  |
|                                                                            | 27                                      | 0.87                                        |  |  |
|                                                                            | 26                                      | 0.83                                        |  |  |
| continued                                                                  |                                         |                                             |  |  |

<sup>(90)</sup> High Speed Differential I/O is the dedicated I/O standard for the transmitter in Intel Stratix 10 L-/H-Tile transceivers.

- <sup>(92)</sup> This specification pertains to Hyper Memory Cube.
- $^{(93)}$  Intel recommends a V<sub>OD</sub> ranging from 31 to 17.

<sup>&</sup>lt;sup>(91)</sup> The Intel Quartus Prime software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.

S10-DATASHEET | 2020.05.22



| Symbol | V <sub>OD</sub> Setting <sup>(93)</sup> | V <sub>OD</sub> /V <sub>CCT_GXB</sub> Ratio |
|--------|-----------------------------------------|---------------------------------------------|
|        | 25                                      | 0.80                                        |
|        | 24                                      | 0.77                                        |
|        | 23                                      | 0.73                                        |
|        | 22                                      | 0.70                                        |
|        | 21                                      | 0.67                                        |
|        | 20                                      | 0.63                                        |
|        | 19                                      | 0.60                                        |
|        | 18                                      | 0.57                                        |
|        | 17                                      | 0.53                                        |
|        | 16                                      | 0.50                                        |
|        | 15                                      | 0.47                                        |
|        | 14                                      | 0.43                                        |
|        | 13                                      | 0.40                                        |
|        | 12                                      | 0.37                                        |

## Table 53. L-Tile Transmitter Channel-to-channel Skew Specifications

| Mode Channel Span |                               | Maximum Skew        | Unit |
|-------------------|-------------------------------|---------------------|------|
| x6 Clock          | Up to 6 channels in one bank  | 61                  | ps   |
| x24 Clock         | Up to 24 channels in one tile | 500 <sup>(94)</sup> | ps   |

 $<sup>^{(93)}</sup>$  Intel recommends a  $V_{\text{OD}}$  ranging from 31 to 17.

<sup>&</sup>lt;sup>(94)</sup> 500 ps is not supported for all configurations and depends upon the Master CGB placement.



#### Table 54. Transceiver Clocks Specifications for Intel Stratix 10 L-Tile Devices

| Clock                               | Value     | Unit |
|-------------------------------------|-----------|------|
| reconfig_clk                        | ≤ 150     | MHz  |
| fixed_clk for the RX detect circuit | 250 ± 20% | MHz  |

For OSC\_CLK\_1 specifications, refer to the External Configuration Clock Source Requirements section.

#### **Related Information**

- External Configuration Clock Source Requirements on page 104
- PLLs and Clock Networks

# **H-Tile Transceiver Performance Specifications**

# **Transceiver Performance for Intel Stratix 10 GX/SX/MX/TX H-Tile Devices**

#### Table 55. Intel Stratix 10 GX/SX/MX/TX H-Tile Transmitter and Receiver Datarate Performance

| Symbol       | Description                | Transceiver Speed Grade                 |  |     |  |
|--------------|----------------------------|-----------------------------------------|--|-----|--|
|              |                            | -1 -2 -3                                |  |     |  |
| GX channels  | Chip-to-chip and Backplane | 17.4 Gbps                               |  |     |  |
| GXT channels | Chip-to-chip and Backplane | 28.3 Gbps <sup>(95)</sup> 26.6 Gbps N/A |  | N/A |  |

*Note:* Refer to the *Transceiver Power Supply Operating Conditions* for V<sub>CCR\_GXB</sub> and V<sub>CCT\_GXB</sub> specifications when using bonded and non-bonded transceiver channels in Intel Stratix 10 H-Tile devices.

<sup>&</sup>lt;sup>(95)</sup> Only four GXT channels per bank are supported for backplane applications operating at 28.3 Gbps.



### Table 56.H-Tile ATX PLL Performance

| Symbol/Description                  | Condition         | Transceiver Speed Grade<br>1 | Transceiver Speed Grade<br>2 | Transceiver Speed Grade<br>3 | Unit |
|-------------------------------------|-------------------|------------------------------|------------------------------|------------------------------|------|
| Supported Output                    | Maximum Frequency | 14.15                        | 13.3                         | 8.7                          | GHz  |
| Frequency                           | Minimum Frequency |                              | 500                          |                              |      |
| t <sub>LOCK</sub> (96)              | Maximum Frequency | 1                            |                              |                              | ms   |
| t <sub>ARESET</sub> <sup>(97)</sup> | _                 |                              | 25                           |                              |      |

Note: TX jitter specifications for the SerialLite III protocol at 17.4 Gbps are as low as: TJ = 0.32 UI, RJ = 0.15 UI, DJ = 0.18 UI, and DCD = 0.05 UI.

#### Table 57. H-Tile Fractional PLL Performance

| Symbol/Description                  | Condition         | Mode                           | All Transceiver Speed Grades | Unit                |
|-------------------------------------|-------------------|--------------------------------|------------------------------|---------------------|
| Supported Output Frequency          |                   | Transceiver - HDMI             | 12.5                         |                     |
|                                     | Maximum datarate  | Transceiver - General          | 12.5                         | Gbps                |
|                                     |                   | Transceiver - OTN, SDI Cascade | 14.025                       |                     |
| (VCO frequency based)               | Minimum datarate  | Transceiver - HDMI             | 4.6                          |                     |
|                                     |                   | Transceiver - General          | 6                            | Gbps                |
|                                     |                   | Transceiver - OTN, SDI Cascade | 7                            |                     |
| t <sub>LOCK</sub> (96)              | Maximum Frequency |                                | 1                            | ms                  |
| t <sub>ARESET</sub> <sup>(97)</sup> | _                 |                                | 25                           | Avalon Clock Cycles |



<sup>&</sup>lt;sup>(96)</sup> This specification applies after the ATX PLL, fPLL, or CMU PLL has completed calibration.

<sup>&</sup>lt;sup>(97)</sup> You must use the Avalon-MM interface to hold the PLLs in reset for the specified cycles by writing to the ATX PLL, fPLL, or CMU PLL pll\_powerdown register.



#### Table 58.H-Tile CMU PLL Performance

| Symbol/Description Condition        |                   | All Transceiver Speed Grades | Unit                |
|-------------------------------------|-------------------|------------------------------|---------------------|
|                                     | Maximum Frequency | 5.15625                      | GHz                 |
| Supported Output Frequency          | Minimum Frequency | 2.450                        | GHz                 |
| t <sub>LOCK</sub> (96)              | Maximum Frequency | 1                            | ms                  |
| t <sub>ARESET</sub> <sup>(97)</sup> | -                 | 25                           | Avalon Clock Cycles |

# **Transceiver Specifications for Intel Stratix 10 GX/SX H-Tile Devices**

## Table 59. H-Tile Reference Clock Specifications

| Symbol/Description                         | Condition                     | Min                                      | Тур       | Max | Unit      |
|--------------------------------------------|-------------------------------|------------------------------------------|-----------|-----|-----------|
| Supported I/O Standards                    | Dedicated reference clock pin | CML, Differential LVPECL, LVDS, and HCSL |           |     |           |
|                                            | RX reference clock pin        | CML, Differential LVPECL, and LVDS       |           |     |           |
| Input Reference Clock Frequency (CMU PLL)  |                               | 50                                       | -         | 800 | MHz       |
| Input Reference Clock Frequency (ATX PLL)  |                               | 100                                      | _         | 800 | MHz       |
| Input Reference Clock Frequency (fPLL PLL) |                               | 25 <sup>(98)</sup> /50                   | _         | 800 | MHz       |
| Rise time                                  | 20% to 80%                    | _                                        | _         | 350 | ps        |
| Fall time                                  | 80% to 20%                    | _                                        | _         | 350 | ps        |
| Duty cycle                                 | -                             | 45                                       | _         | 55  | %         |
| Spread-spectrum modulating clock frequency | PCIe                          | 30                                       | _         | 33  | kHz       |
| Spread-spectrum downspread                 | PCIe                          | _                                        | 0 to -0.5 | _   | %         |
| On-chip termination resistors              | -                             | _                                        | 100       | _   | Ω         |
| Absolute V <sub>MAX</sub>                  | Dedicated reference clock pin | _                                        | _         | 1.6 | V         |
|                                            | RX reference clock pin        | _                                        | -         | 1.2 | V         |
| Absolute V <sub>MIN</sub>                  | -                             | -0.4                                     | _         | _   | V         |
|                                            | 1                             |                                          |           | 1   | continued |

<sup>(98)</sup> The 25 MHz is only available when HDMI is selected for fPLL protocol mode.

S10-DATASHEET | 2020.05.22



| Symbol/Description                                  | Condition                                  | Min | Тур       | Max  | Unit   |
|-----------------------------------------------------|--------------------------------------------|-----|-----------|------|--------|
| Peak-to-peak differential input voltage             | _                                          | 200 | _         | 1600 | mV     |
| V <sub>ICM</sub> (AC coupled)                       | V <sub>CCR_GXB</sub> =1.03 V               | -   | 0         | _    | V      |
|                                                     | $V_{CCR_{GXB}} = 1.12 V$                   | -   | 0         | _    | V      |
| V <sub>ICM</sub> (DC coupled)                       | HCSL I/O standard for PCIe reference clock | 250 | _         | 550  | mV     |
| Transmitter REFCLK Phase Noise (800 MHz) (99) (100) | 100 Hz                                     | -   | _         | -70  | dBc/Hz |
|                                                     | 1 kHz                                      | -   | _         | -90  | dBc/Hz |
|                                                     | 10 kHz                                     | -   | _         | -100 | dBc/Hz |
|                                                     | 100 kHz                                    | -   | _         | -110 | dBc/Hz |
|                                                     | ≥ 1 MHz                                    | _   | _         | -120 | dBc/Hz |
| R <sub>REF</sub>                                    | _                                          | _   | 2.0 k ±1% | _    | Ω      |
| T <sub>SSC-MAX-PERIOD-SLEW</sub>                    | Max SSC df/dt                              |     |           | 0.75 |        |

*Note:* When using PCI Express, you must meet the reference clock phase jitter requirements as specified in the 4.3.7 *Refclk Specifications for 2.5 GT/s and 5.0 GT/s* and 4.3.8 *Refclk Specification for 8.0 GT/s* sections of the *PCI Express Base Specification* Revision 3.0.



<sup>&</sup>lt;sup>(99)</sup> To calculate the REFCLK phase noise requirement at frequencies other than 800 MHz, use the following formula: REFCLK phase noise at f (MHz) = REFCLK phase noise at 800 MHz + 20\*log(f/800).

<sup>&</sup>lt;sup>(100)</sup> A phase noise (PN) mask overrides the REFCLK noise.



| Clock Network   | м          | aximum Performance (101 | .)      | Channel Span                                                                                                          | Unit |
|-----------------|------------|-------------------------|---------|-----------------------------------------------------------------------------------------------------------------------|------|
|                 | ATX        | fPLL                    | СМИ     |                                                                                                                       |      |
| x1              | 17.4       | 12.5                    | 10.3125 | 6 channels                                                                                                            | Gbps |
| x6              | 17.4       | 12.5                    | N/A     | 6 channels                                                                                                            | Gbps |
| x24             | 17.4 (105) | 12.5                    | N/A     | 2 banks up and 1 bank<br>down (total 24 channels)<br>or<br>2 banks down and 1 bank<br>up (total 24 channels)          | Gbps |
| GXT clock lines | 28.3       | N/A                     | N/A     | 4 GXT channels within the<br>same transceiver bank and<br>2 from the bank above or<br>2 from the bank below.<br>(102) | Gbps |

#### Table 60. H-Tile Transceiver Clock Network Maximum Data Rate Specifications

### Table 61. H-Tile Receiver Specifications

| Symbol/Description                                     | Condition | All Transceiver Speed Grades |     |     | 11-24 |
|--------------------------------------------------------|-----------|------------------------------|-----|-----|-------|
|                                                        | Condition | Min                          | Тур | Мах | Unit  |
| Supported I/O Standards                                | -         | Hi                           | DS  |     |       |
| Absolute $V_{MAX}$ for a receiver pin <sup>(103)</sup> | -         | _                            | _   | 1.2 | V     |
| Absolute $V_{MIN}$ for a receiver pin <sup>(104)</sup> | _         | -0.4                         | _   | _   | V     |
|                                                        | continued |                              |     |     |       |

<sup>&</sup>lt;sup>(101)</sup> The maximum data rate depends on speed grade.

<sup>(104)</sup> A passive pull up resistance prevents a 0-V common mode voltage on AC coupled receiver pins before the FPGA is configured.

<sup>&</sup>lt;sup>(102)</sup> If the upper ATX PLL in a bank is used as the main GXT PLL, then the channel span includes two GXT channels from the bank above. If the lower ATX PLL in a bank is used as the main GXT PLL, then the channel span includes two GXT channels from the bank below.

<sup>&</sup>lt;sup>(103)</sup> The device cannot tolerate prolonged operation at this absolute maximum.

S10-DATASHEET | 2020.05.22



| Symbol/Description                                                                                              | Condition                                      | A   | II Transceiver Speed Grade | 95  | Unit      |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----|----------------------------|-----|-----------|
|                                                                                                                 | Condition                                      | Min | Тур                        | Мах | Unit      |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before device<br>configuration | _                                              | _   | _                          | 2.0 | V         |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) after device<br>configuration  | $V_{CCR,GXB} = 1.03 V, 1.12 V$<br>(105), (106) | _   | _                          | 2.0 | V         |
| Differential on-chip                                                                                            | 85-Ω setting                                   | -   | 85 ± 20%                   | -   | Ω         |
| termination resistors                                                                                           | 100-Ω setting                                  | _   | 100 ± 20%                  | _   | Ω         |
| )( (AC counted)                                                                                                 | $V_{CCR_{GXB}} = 1.03 V$ (106)                 | _   | 700                        | _   | mV        |
| $V_{ICM}$ (AC coupled)                                                                                          | $V_{CCR_{GXB}} = 1.12 V (106)$                 | _   | 750                        | _   | mV        |
| t <sub>LTR</sub> (107)                                                                                          | -                                              | _   | _                          | 1   | ms        |
| t <sub>LTD</sub> (108)                                                                                          | -                                              | 4   | _                          | _   | μs        |
| t <sub>LTD_manual</sub> <sup>(109)</sup>                                                                        | -                                              | 4   | -                          | _   | μs        |
| t <sub>LTR_LTD_manual</sub> (110)                                                                               | -                                              | 15  | -                          | _   | μs        |
|                                                                                                                 | 1                                              |     | 1                          | 1   | continued |



<sup>&</sup>lt;sup>(105)</sup> Bonded channels operating at data rates above 16 Gbps require  $1.12 \text{ V} \pm 20 \text{ mV}$  at the pin. For channels that are placed in the same H-Tile as the channels that required  $1.12 \text{ V} \pm 20 \text{ mV}$ ,  $V_{CCR_{GXB}} = 1.12 \text{ V} \pm 20 \text{ mV}$ .

<sup>(106)</sup> For GXT channels, V<sub>CCR\_GXB</sub> must be 1.12 V. For GX channels, V<sub>CCR\_GXB</sub> must be 1.03 V. V<sub>CCR\_GXB</sub> must be 1.12 V for the transceiver on the same H-Tile when using GX and GXT channels together.

<sup>(107)</sup> t<sub>LTR</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset or after CDR calibration is completed.

<sup>(108)</sup> t<sub>LTD</sub> is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high.

<sup>(109)</sup> t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode.



Unit

-Ω mV mV mV

continued...

Send Feedback

| Symbol/Description | Condition           | A     | II Transceiver Speed Grade | S    | Unit |
|--------------------|---------------------|-------|----------------------------|------|------|
|                    | Condition           | Min   | Тур                        | Мах  | onic |
| Run Length         | _                   | —     | -                          | 200  | UI   |
| CDD nam talaransa  | PCIe-only           | -300  | -                          | 300  | ppm  |
| CDR ppm tolerance  | All other protocols | -1000 | _                          | 1000 | ppm  |

## Table 62.H-Tile Transmitter Specifications

| Symbol/Description                             |                                                |                                   | Transceiver Speed Grade 3 |     |   |  |
|------------------------------------------------|------------------------------------------------|-----------------------------------|---------------------------|-----|---|--|
|                                                | Condition                                      | Min                               | Тур                       | Max | 1 |  |
| Supported I/O Standards                        | -                                              | High Speed Differential I/O (111) |                           |     |   |  |
| Differential on-chip<br>termination resistors  | 85-Ω setting                                   | _                                 | 85 ± 20%                  | _   |   |  |
|                                                | 100- $\Omega$ setting                          | _                                 | 100 ± 20%                 | _   |   |  |
| V <sub>OCM</sub> (AC coupled)                  | V <sub>CCT_GXB</sub> = 1.03 V <sup>(112)</sup> | _                                 | 515                       | _   |   |  |
| V <sub>OCM</sub> (AC coupled)                  | $V_{CCT_{GXB}} = 1.12 V (112)$                 | _                                 | 560                       | _   |   |  |
| V <sub>OCM</sub> (DC coupled) <sup>(113)</sup> | $V_{CCT_{GXB}} = 1.03 V (112)$                 | _                                 | 515                       | _   |   |  |
| V <sub>OCM</sub> (DC coupled) <sup>(113)</sup> | $V_{CCT_{GXB}} = 1.12 V^{(112)}$               | _                                 | 560                       | _   |   |  |

The data in this table is preliminary.

<sup>(113)</sup> DC coupling specifications are pending silicon characterization.

Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet

 $t_{LTR\_LTD\_manual}$  is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode.

<sup>&</sup>lt;sup>(111)</sup> High Speed Differential I/O is the dedicated I/O standard for the transmitter in Intel Stratix 10 transceivers.

<sup>&</sup>lt;sup>(112)</sup> For GXT channels, V<sub>CCT\_GXB</sub> must be 1.12 V. For GX channels, V<sub>CCT\_GXB</sub> must be 1.03 V. V<sub>CCT\_GXB</sub> must be 1.12 V when using GX and GXT channels together within the same H-Tile.





| Symbol/Description           | on Condition Transceiver Speed Grade 3            |     |     | Unit     |      |
|------------------------------|---------------------------------------------------|-----|-----|----------|------|
|                              | Condition                                         | Min | Тур | Мах      | onit |
| Rise time <sup>(114)</sup>   | 20% to 80%                                        | 20  | -   | 130      | ps   |
| Fall time <sup>(114)</sup>   | 80% to 20%                                        | 20  | -   | 130      | ps   |
| Intra-differential pair skew | TX V <sub>CM</sub> = 0.5 V and slew rate of 15 ps | _   | _   | 15 (115) | ps   |

# Table 63. H-Tile Typical Transmitter V<sub>OD</sub> Settings

| Symbol                                                                   | V <sub>OD</sub> Setting <sup>(116)</sup> | V <sub>OD</sub> /V <sub>CCT_GXB</sub> Ratio |
|--------------------------------------------------------------------------|------------------------------------------|---------------------------------------------|
| -                                                                        | 31                                       | 1.00                                        |
|                                                                          | 30                                       | 0.97                                        |
|                                                                          | 29                                       | 0.93                                        |
|                                                                          | 28                                       | 0.90                                        |
|                                                                          | 27                                       | 0.87                                        |
|                                                                          | 26                                       | 0.83                                        |
| $V_{OD}$ differential value = $V_{OD}/V_{CCT_GXB}$ ratio x $V_{CCT_GXB}$ | 25                                       | 0.80                                        |
|                                                                          | 24                                       | 0.77                                        |
|                                                                          | 23                                       | 0.73                                        |
|                                                                          | 22                                       | 0.70                                        |
|                                                                          | 21                                       | 0.67                                        |
|                                                                          | 20                                       | 0.63                                        |
|                                                                          |                                          | continued                                   |

<sup>&</sup>lt;sup>(114)</sup> The Intel Quartus Prime software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.

- <sup>(115)</sup> This specification pertains to Hyper Memory Cube.
- $^{(116)}$  Intel recommends a V<sub>OD</sub> ranging from 31 to 17.





#### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

| Symbol | V <sub>OD</sub> Setting <sup>(116)</sup> | V <sub>OD</sub> /V <sub>CCT_GXB</sub> Ratio |
|--------|------------------------------------------|---------------------------------------------|
|        | 19                                       | 0.60                                        |
|        | 18                                       | 0.57                                        |
|        | 17                                       | 0.53                                        |
|        | 16                                       | 0.50                                        |
|        | 15                                       | 0.47                                        |
|        | 14                                       | 0.43                                        |
|        | 13                                       | 0.40                                        |
|        | 12                                       | 0.37                                        |

#### Table 64. H-Tile Transmitter Channel-to-channel Skew Specifications

| Mode      | Channel Span                  | Maximum Skew | Unit |
|-----------|-------------------------------|--------------|------|
| x6 Clock  | Up to 6 channels in one bank  | 61           | ps   |
| x24 Clock | Up to 24 channels in one bank | 500 (117)    | ps   |

#### Table 65. Transceiver Clocks Specifications for Intel Stratix 10 GX/SX H-Tile Devices

| Clock                               | Value     | Unit |
|-------------------------------------|-----------|------|
| reconfig_clk                        | ≤ 150     | MHz  |
| fixed_clk for the RX detect circuit | 250 ± 20% | MHz  |

For OSC\_CLK\_1 specifications, refer to the External Configuration Clock Source Requirements section.

#### **Related Information**

- External Configuration Clock Source Requirements on page 104
- PLLs and Clock Networks

<sup>(117)</sup> 500 ps is not supported for all configurations and depends upon the Master CGB placement.

 $<sup>^{(116)}</sup>$  Intel recommends a  $V_{\text{OD}}$  ranging from 31 to 17.



# **E-Tile Transceiver Performance Specifications**

# **Transceiver Performance for Intel Stratix 10 E-Tile Devices**

### Table 66. E-Tile Transmitter and Receiver Data Rate Performance Specifications

| Symbol/Description        | Condition |                            | Transceiver Speed Grade |           |
|---------------------------|-----------|----------------------------|-------------------------|-----------|
|                           |           | -1                         | -2                      | -3        |
| Supported data rate (118) | NRZ       | 28.9 Gbps                  | 28.3 Gbps               | 17.4 Gbps |
|                           | PAM4      | 57.8 Gbps <sup>(119)</sup> | 56 Gbps                 | 32 Gbps   |

# **Transceiver Reference Clock Specifications**

### Table 67. E-Tile Reference Clock LVPECL DC Electrical Characteristics

| Symbol            | Refclk Parameter                                                                      | Minimum             | Typical | Maximum                                      | Unit      |
|-------------------|---------------------------------------------------------------------------------------|---------------------|---------|----------------------------------------------|-----------|
| VTT               | Termination Voltage (2.5V compliant)                                                  | 0.4                 | 0.5     | 0.6                                          | v         |
| VTT               | Termination Voltage (3.3V compliant)                                                  | 1.04                | 1.3     | 1.56                                         | V         |
| RTT               | Termination Resistor                                                                  | 40                  | 50      | 60                                           | Ohm       |
| V <sub>DIFF</sub> | Differential Voltage                                                                  | 0.4                 | 0.8     | 1.2                                          | V         |
| V <sub>CM</sub>   | Input Common Mode<br>Voltage (2.5V compliant,<br>no internal termination<br>resistor) | $V_{\text{DIFF}}/2$ |         | V <sub>CCCLK_GXE</sub> -V <sub>DIFF</sub> /2 | v         |
|                   | -                                                                                     |                     | •       | •                                            | continued |

<sup>&</sup>lt;sup>(118)</sup> The supported data rate is for chip-to-chip and backplane links.

<sup>&</sup>lt;sup>(119)</sup> Two channels are combined to support up to 57.8 Gbps.



| Symbol          | Refclk Parameter                                                                      | Minimum                      | Typical                      | Maximum                                      | Unit |
|-----------------|---------------------------------------------------------------------------------------|------------------------------|------------------------------|----------------------------------------------|------|
| V <sub>CM</sub> | Input Common Mode<br>Voltage (2.5V compliant,<br>internal termination<br>resistor)    | V <sub>CCCLK_GXE</sub> - 1.6 | V <sub>CCCLK_GXE</sub> - 1.3 | V <sub>CCCLK_GXE</sub> - 1.0                 | V    |
| V <sub>CM</sub> | Input Common Mode<br>Voltage (3.3V compliant,<br>no internal termination<br>resistor) | $V_{DIFF}/2$                 |                              | V <sub>CCCLK_GXE</sub> -V <sub>DIFF</sub> /2 | v    |
| V <sub>CM</sub> | Input Common Mode<br>Voltage (3.3V compliant,<br>internal termination<br>resistor)    | 1.4                          | 2                            | 2.6                                          | v    |

## Table 68. E-Tile Reference Clock Electrical & Jitter Requirements

| Parameter                    | Condition       | Minimum | Typical | Maximum | Unit   |
|------------------------------|-----------------|---------|---------|---------|--------|
| Frequency                    | -               | 125     | 156.25  | 700     | MHz    |
| Frequency Tolerance          | -               | -100    |         | 100     | РРМ    |
| Clock Duty Cycle             | -               | 45      | 50      | 55      | %      |
| Rise & Fall Times            | 20% - 80%       | 40      |         | 300     | ps     |
| Phase Jitter                 | 12 KHz - 20 MHz |         | 0.375   | 0.5     | ps rms |
|                              | 10 KHz          |         |         | -130    | dBc/Hz |
|                              | 100 KHz         |         |         | -138    | dBc/Hz |
| Phase Noise <sup>(120)</sup> | 500 KHz         |         |         | -138    | dBc/Hz |
| Plidse Noise ()              | 3 MHz           |         |         | -140    | dBc/Hz |
|                              | 10 MHz          |         |         | -144    | dBc/Hz |
|                              | 20 MHz          |         |         | -146    | dBc/Hz |

<sup>&</sup>lt;sup>(120)</sup> The phase noise numbers in the table above are the maximum acceptable phase noise values measured at a carrier frequency of 156.25 MHz. To calculate the phase noise requirement at any other frequency, use the formula: REFCLK phase noise at f (MHz) = REFCLK phase noise at 156.25 MHz + 20\*log<sub>10</sub>(f/156.25)



# **Transmitter Specifications for Intel Stratix 10 E-Tile Devices**

## Table 69.E-Tile Transmitter Specifications

| Symbol/Description                                       | Condition                           | Minimum                  | Typical | Maximum | Unit |
|----------------------------------------------------------|-------------------------------------|--------------------------|---------|---------|------|
| Transmitter differential output voltage peak-to-<br>peak | No precursor/postcursor de-emphasis |                          | 0.965   |         | V    |
| Transmitter common mode voltage                          |                                     | V <sub>CCRT_GXE</sub> /2 |         |         | V    |

# **Receiver Specifications for Intel Stratix 10 E-Tile Devices**

#### Table 70. E-Tile Receiver Specifications

| Symbol/Description                                                                                        | Condition | Minimum               | Typical | Maximum              | Unit    |  |
|-----------------------------------------------------------------------------------------------------------|-----------|-----------------------|---------|----------------------|---------|--|
| Supported I/O Standards                                                                                   | _         |                       | -       |                      |         |  |
| Absolute V <sub>MAX</sub> for a receiver pin                                                              | -         |                       | V       |                      |         |  |
| Maximum peak-to-peak differential input voltage $V_{\rm ID}$ (diff p-p) before/after device configuration | _         |                       | V       |                      |         |  |
| V <sub>ICM</sub> (AC coupled) <sup>(121)</sup> (122)                                                      | -         | V <sub>CCRT_GXE</sub> |         |                      | V       |  |
| Receiver run length <sup>(123)</sup>                                                                      | _         | _                     | _       | 100 <sup>(124)</sup> | symbols |  |
| continued                                                                                                 |           |                       |         |                      |         |  |

<sup>(121)</sup> This value uses internal AC coupling. External coupling capacitors are required beyond the  $V_{CCRT_GXE}$ .

<sup>(122)</sup> To support Hot Swap with E-tile, ensure the following:

- RX inputs have external AC coupling caps of 100 nF.
- The absolute voltage applied to the RX+ and RX- pins should not exceed ±300 mV (for a total of 600 mV p-p) (single ended).
- The total differential voltage (combination of RX+/RX-) should not exceed 1200 mV.
- The transceiver termination selection must be external AC coupling (during mission mode).

<sup>(123)</sup> No additional transition density requirements apply.





| Symbol/Description                 | Condition                                                                     | Minimum | Typical | Maximum | Unit |
|------------------------------------|-------------------------------------------------------------------------------|---------|---------|---------|------|
| DC input impedance                 | -                                                                             | 40      | _       | 60      | Ω    |
| DC differential input<br>impedance | _                                                                             | 80      | 100     | 120     | Ω    |
| Powered down DC input<br>impedance | Receiver pin impedance<br>when the receiver<br>termination is powered<br>down | 100k    | _       | _       | Ω    |
| Differential termination           | From DC to 100 MHz                                                            | 80      | 100     | 120     | Ω    |
| PPM tolerance                      | Allowed frequency<br>mismatch between<br>REFCLK and RX data                   | _       | _       | 750     | ppm  |

# **P-Tile Transceiver Performance Specifications**

# **Transceiver Performance for Intel Stratix 10 DX P-Tile Devices**

### Table 71. P-Tile Transmitter and Receiver Data Rate Performance

For specification status, see the Data Sheet Status table

| Symbol/Description                   | Condition | Gen 1 | Gen 2 | Gen 3 | Gen 4 | Unit |
|--------------------------------------|-----------|-------|-------|-------|-------|------|
| Supported data rate <sup>(125)</sup> | PCIe      | 2.5   | 5     | 8     | 16    | Gbps |

### Table 72.P-Tile PLLA Performance

For specification status, see the Data Sheet Status table

| Symbol/Description | Condition                  | Min | Тур | Мах | Unit      |
|--------------------|----------------------------|-----|-----|-----|-----------|
| VCO frequency      | PCIe                       | -   | 5   | -   | GHz       |
|                    | Intel UPI <sup>(126)</sup> | _   | 5.2 | _   | GHz       |
|                    | •                          |     |     |     | continued |

<sup>(124)</sup> The incoming data must be statistically DC-balanced.

<sup>(125)</sup> Intel Ultra Path Interconnect (Intel UPI) supports chip-to-chip and low-loss cable up to 10.4 Gbps.



S10-DATASHEET | 2020.05.22



| Symbol/Description               | Condition     | Min | Тур | Мах | Unit |
|----------------------------------|---------------|-----|-----|-----|------|
| PLL bandwidth<br>(BWTX_PKG_PLL1) | PCIe 2.5 GT/s | 1.5 | _   | 22  | MHz  |
| PLL bandwidth<br>(BWTX_PKG_PLL2) | PCIe 5.0 GT/s | 5   | _   | 16  | MHz  |
| PLL peaking (PKGTX_PLL1)         | PCIe 2.5 GT/s | -   | —   | 3   | dB   |
| PLL peaking (PKGTX_PLL2)         | PCIe 5.0 GT/s | _   | _   | 1   | dB   |

### Table 73.P-Tile PLLB Performance

For specification status, see the Data Sheet Status table. PLLB is not used for the UPI mode.

| Symbol/Description                | Condition      | Min | Тур | Мах | Unit |
|-----------------------------------|----------------|-----|-----|-----|------|
| VCO frequency                     | PCIe           | —   | 8   | —   | GHz  |
| PLL bandwidth (BWTX-<br>PKG_PLL1) | PCIe 8.0 GT/s  | 2   | -   | 4   | MHz  |
|                                   | PCIe 16.0 GT/s | 2   | -   | 4   | MHz  |
| PLL peaking (PKGTX-PLL1)          | PCIe 8.0 GT/s  | _   | _   | 2   | dB   |
|                                   | PCIe 16.0 GT/s | _   | -   | 2   | dB   |

# **Transceiver Reference Clock Specifications**

### Table 74. P-Tile Reference Clock Specifications

For specification status, see the *Data Sheet Status* table

| Symbol/Description                                  | Condition | Min   | Тур | Мах    | Unit |  |
|-----------------------------------------------------|-----------|-------|-----|--------|------|--|
| Supported I/O Standards                             | _         |       | —   |        |      |  |
| Input Reference Clock<br>Frequency <sup>(127)</sup> | -         | 99.97 | 100 | 100.03 | MHz  |  |
| continued                                           |           |       |     |        |      |  |



<sup>&</sup>lt;sup>(126)</sup> The maximum VCO frequency supported now for PLLA in Intel UPI mode is 5.2 GHz. This will increase to 5.6 GHz in future for Intel UPI mode operating at 11.2 Gbps.



#### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

| Symbol/Description                                    | Condition                                     | Min | Тур       | Мах  | Unit   |
|-------------------------------------------------------|-----------------------------------------------|-----|-----------|------|--------|
| Rising Edge Rate <sup>(128)</sup>                     | PCIe                                          | 0.6 | -         | 4    | V/ns   |
| Falling Edge Rate <sup>(128)</sup>                    | PCIe                                          | 0.6 | -         | 4    | V/ns   |
| Duty cycle                                            | PCIe                                          | 40  | -         | 60   | %      |
| Spread-spectrum<br>modulating clock<br>frequency      | -                                             | 30  | _         | 33   | kHz    |
| Spread-spectrum<br>downspread                         | -                                             | _   | 0 to -0.5 | -    | %      |
| Absolute V <sub>MAX</sub>                             | _                                             | _   | 1.15      | -    | V      |
| Absolute V <sub>MIN</sub>                             | -                                             | -   | -0.3      | -    | V      |
| Peak-to-peak differential input voltage               | -                                             | 300 | _         | 1500 | mV     |
| V <sub>ICM</sub> (DC coupled)                         | HCSL I/O standard for<br>PCIe reference clock | 250 | _         | 550  | mV     |
| Cycle to cycle jitter<br>(TCCJITTER) <sup>(129)</sup> | PCIe                                          | _   | -         | 150  | ps     |
| T <sub>SSC-MAX-PERIOD-SLEW</sub>                      | Max SSC df/dt                                 | _   | -         | 1250 | ppm/us |

## **Related Information**

PCI Express Base Specification Revision 4.0

<sup>&</sup>lt;sup>(127)</sup> This number is with spread spectrum clocking (SSC) turned off. For systems with spread spectrum clocking, follow the specifications in *Section 8.6.3 Data Rate Independent Refclk Parameters* in the *PCI Express Base Specification Revision 4.0*.

<sup>(128)</sup> Measured from -150 mV to +150 mV on the differential waveform. The 300 mV measurement window is centered on the differential zero crossing.

<sup>(129)</sup> For common reference clock architecture, follow the jitter limit specified in the PCI Express\* Card Electromechanical Specification for 2.5 GT/s, Section 4.3.7 Refclk Specifications for 5.0 GT/s and Section 4.3.8 Refclk Specifications for 8.0 GT/s in the PCI Express Base Specification Revision 3.0, and the Section 8.6 Refclk Specifications for 16.0 GT/s in the PCI Express Base Specification Revision 4.0.



# **Transmitter Specification for Intel Stratix 10 DX P-Tile Devices**

### Table 75. P-Tile Transmitter Specifications

For specification status, see the Data Sheet Status table. AC coupling capacitors required for PCIe links are placed on the board external to the Intel Stratix 10 device. Intel UPI links are DC coupled and don't require AC coupling capacitors.

| Symbol/Description                                | Condition                   | Min | Тур                         | Мах  | Unit |
|---------------------------------------------------|-----------------------------|-----|-----------------------------|------|------|
| Supported I/O Standards                           | -                           |     | High Speed Differential I/O |      | _    |
| Differential on-chip<br>termination resistors     | PCIe                        | 80  | _                           | 120  | Ω    |
| Differential peak-to-peak                         | PCIe 2.5 GT/s               | 800 | -                           | 1300 | mV   |
| voltage for full swing                            | PCIe 5.0 GT/s               | 800 | _                           | 1300 | mV   |
|                                                   | PCIe 8.0 GT/s               | 800 | _                           | 1300 | mV   |
|                                                   | PCIe 16.0 GT/s              | 800 | _                           | 1300 | mV   |
| Differential peak-to-peak<br>voltage during EIEOS | PCIe 8.0 GT/s and 16.0 GT/s | 250 | _                           | _    | mV   |
| Lane-to-lane output skew                          | PCIe 2.5 GT/s               | _   | -                           | 2.5  | ns   |
|                                                   | PCIe 5.0 GT/s               | _   | -                           | 2    | ns   |
|                                                   | PCIe 8.0 GT/s               | _   | _                           | 1.5  | ns   |
|                                                   | PCIe 16.0 GT/s              | _   | -                           | 1.25 | ns   |
|                                                   | Intel UPI (130)             | _   | -                           | 5    | UI   |

<sup>(130)</sup> Delay of any of Intel UPI 20 data lanes relative to other data lanes.



# **Receiver Specifications for Intel Stratix 10 DX P-Tile Devices**

### Table 76. P-Tile Receiver Specifications

For specification status, see the Data Sheet Status table

| Symbol/Description                            | Condition                      | Min      | Тур                         | Мах     | Unit |
|-----------------------------------------------|--------------------------------|----------|-----------------------------|---------|------|
| Supported I/O Standards                       | _                              |          | High Speed Differential I/O |         | _    |
| Peak-to-peak differential                     | PCIe 2.5 GT/s (131)            | 0.175    | -                           | 1.2     | V    |
| input voltage V <sub>ID</sub> (diff p-p)      | PCIe 5.0 GT/s <sup>(131)</sup> | 0.1      | _                           | 1.2     | V    |
|                                               | PCIe 8.0 GT/s                  | 25 (132) | _                           | (133)   | mV   |
|                                               | PCIe 16.0 GT/s                 | 15 (132) | -                           | _ (133) | mV   |
| V <sub>ICM</sub> (AC coupled)                 | PCIe                           | _        | 0                           | _       | V    |
| Differential on-chip<br>termination resistors | -                              | 80       | _                           | 120     | Ω    |
| RESREF (134)                                  | _                              | 167.3    | 169                         | 170.7   | Ω    |
| RREF                                          | _                              | 2.772    | 2.8                         | 2.828   | kΩ   |

<sup>(134)</sup> Connecting RESREF at 169  $\Omega$  calibrates PCIe channel on-chip termination to 85  $\Omega$ .

<sup>&</sup>lt;sup>(131)</sup> Voltage shown for PCIe 2.5 GT/s and 5.0 GT/s are at the package pins (TP2).

 $<sup>^{(132)}</sup>$  For PCIe at 2.5 and 5 GT/s, the V<sub>ID</sub> is measured at TP2, which is the accessible test point at the device under test. For PCIe 8.0 GT/s and 16.0 GT/s, the V<sub>ID</sub> is measured at TP2P. TP2P defines a reference point that comprehends the effects of the behavioral Rx package plus Rx equalization and represents the only location where a meaningful eye height and eye width limits can be defined.

<sup>&</sup>lt;sup>(133)</sup> The maximum eye height value depends on the transmitter launch voltage maximum value. Refer to the PCIe Express Base Specification Rev. 4.0 for the generator (TX) launch voltage value.



## **HPS Performance Specifications**

This section provides hard processor system (HPS) specifications and timing for Intel Stratix 10 devices.

## **HPS Clock Performance**

## Table 77. Maximum HPS Clock Frequencies for Intel Stratix 10 Devices

| Performance                 | V <sub>CCL_HPS</sub> (V) | MPU Frequency (MHz) | SDRAM Interconnect<br>Frequency <sup>(135)</sup> (MHz) | L3 Interconnect Frequency<br>(MHz) |
|-----------------------------|--------------------------|---------------------|--------------------------------------------------------|------------------------------------|
|                             | SmartVID                 | 1,200               | 533                                                    | 400                                |
| -E1V, -I1V                  | 0.9                      | 1,200               | 533                                                    | 400                                |
|                             | 0.94                     | 1,350               | 533                                                    | 400 (136)                          |
|                             | SmartVID                 | 1,000               | 467                                                    | 400                                |
| -E2V, -I2V                  | 0.9                      | 1,000               | 467                                                    | 400                                |
|                             | 0.94                     | 1,000               | 467                                                    | 400                                |
|                             | SmartVID                 | 800                 | 400                                                    | 333                                |
| -E3V, -I3V                  | 0.9                      | 800                 | 400                                                    | 333                                |
|                             | 0.94                     | 800                 | 400                                                    | 400                                |
| F21 F21 (137)               | 0.9                      | 1200                | 467                                                    | 400                                |
| -E2L, -I2L <sup>(137)</sup> | 0.94                     | 1,350               | 467                                                    | 400 (136)                          |
| -E3X, -I3X <sup>(137)</sup> | 0.9                      | 1,200               | 400                                                    | 400                                |
| -ESA, -I3X (1977)           | 0.94                     | 1,350               | 400                                                    | 400 (136)                          |

<sup>&</sup>lt;sup>(135)</sup> This frequency is for the hmc\_free\_clk, which is half the frequency of the HPS external memory interface (EMIF).

<sup>&</sup>lt;sup>(136)</sup> If MPU frequency is 1,350 MHz, the L3 interconnect frequency is 385 MHz because of the clock ratios.

<sup>(137)</sup> Note that V<sub>CCL HPS</sub> can not be connected to SmartVID for -E2L, -I2L, -E3X, and -I3X devices.



## **Related Information**

## External Memory Interface Spec Estimator

Provides the specific details of the maximum allowed SDRAM operating frequency.

## **HPS Internal Oscillator Frequency**

#### Table 78. HPS Internal Oscillator Frequency for Intel Stratix 10 Devices

| Description                   | Min | Тур | Мах | Unit |
|-------------------------------|-----|-----|-----|------|
| Internal Oscillator Frequency | 100 | 200 | 300 | MHz  |





## **HPS PLL Specifications**

#### **HPS PLL Input Requirements**

#### Table 79. HPS PLL Input Requirements for Intel Stratix 10 Devices

The main HPS PLL receives its clock signals from the HPS\_OSC\_CLK pin. Refer to the *Intel Stratix 10 Device Family Pin Connection Guidelines* for information about assigning this pin.

| Description            | Min | Тур | Мах | Unit |
|------------------------|-----|-----|-----|------|
| Clock input range      | 25  | _   | 125 | MHz  |
| Clock input accuracy   | -   | —   | 50  | PPM  |
| Clock input duty cycle | 45  | 50  | 55  | %    |

#### **HPS PLL Performance**

#### Table 80. HPS PLL Performance for Intel Stratix 10 Devices

| Description                    | Min | Мах  | Unit |
|--------------------------------|-----|------|------|
| Main PLL VCO output            | -   | 3000 | MHz  |
| Peripheral PLL VCO output      | -   | 3000 | MHz  |
| h2f_user0_clk <sup>(138)</sup> | -   | 500  | MHz  |
| h2f_user1_clk <sup>(138)</sup> | _   | 500  | MHz  |

(138) The HPS PLL provides this clock to the FPGA fabric.





## **HPS SPI Timing Characteristics**

#### Table 81. SPI Master Timing Requirements for Intel Stratix 10 Devices

Symbol Description Min Тур Max Unit  $\mathsf{T}_{spi\_ref\_clk}$ The period of the SPI internal reference clock, sourced from 2.5 \_ \_ ns 14\_main\_clk SPIM\_CLK clock period 16.67 T<sub>clk</sub> \_ \_ ns SPIM\_CLK duty cycle 45 50 55 % T<sub>dutvcvcle</sub> 2 % SPIM\_CLK output jitter \_ T<sub>ck\_jitter</sub> \_ -3 2 Master-out slave-in (MOSI) output skew T<sub>dio</sub> \_ ns T<sub>dssfrst</sub> (139) SPI\_SS\_N asserted to first SPIM\_CLK edge  $(1.5 \times T_{clk}) - 2$ \_ \_ ns T<sub>dsslst</sub> (139) Last SPIM\_CLK edge to SPI\_SS\_N deasserted T<sub>clk</sub> – 2 \_ \_ ns T<sub>su</sub> (140) SPIM\_MISO setup time with respect to SPIM\_CLK capture edge 4.5 - $(rx\_sample\_dly \times T_{spi\_ref\_clk})^{(141)}$ \_ \_ ns T<sub>h</sub> (140) Input hold in respect to SPIM\_CLK capture edge 1.3 +(rx\_sample\_dly× ns T<sub>spi</sub> ref clk)

You can adjust the input delay timing by programming the rx\_sample\_dly register.

<sup>&</sup>lt;sup>(139)</sup> SPI\_SS\_N behavior differs depending on Motorola SPI, TI SSP or Microwire operational mode.

<sup>&</sup>lt;sup>(140)</sup> The capture edge differs depending on the operational mode. For Motorola SPI, the capture edge can be the rising or falling edge depending on the scpol register bit; for TI SSP, the capture edge is the falling edge; for Microwire, the capture edge is the rising edge.

<sup>&</sup>lt;sup>(141)</sup> Valid values of  $rx\_sample\_dly$  range from 1 to 64 (units are in T <sub>spi\_ref\_clk</sub> steps).



Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

## Figure 7. SPI Master Output Timing Diagram



\*Serial clock phase configuration bit, in the SPI controller's CTRLR0 register









\*Serial clock phase configuration bit, in the SPI controller's CTRLRO register



| Symbol                   | Description                                                              | Min                                | Тур | Мах                                  | Unit |
|--------------------------|--------------------------------------------------------------------------|------------------------------------|-----|--------------------------------------|------|
| T <sub>spi_ref_clk</sub> | The period of the SPI internal reference clock, sourced from 14_main_clk | 2.5                                | _   | -                                    | ns   |
| T <sub>clk</sub>         | SPIM_CLK clock period                                                    | 30                                 | _   | _                                    | ns   |
| T <sub>dutycycle</sub>   | SPIM_CLK duty cycle                                                      | 45                                 | 50  | 55                                   | %    |
| T <sub>d</sub>           | Master-in slave-out (MISO) output skew                                   | $(2 \times T_{spi\_ref\_clk}) + 3$ | _   | $(3 \times T_{spi\_ref\_clk}) + $ 11 | ns   |
| T <sub>su</sub>          | Master-out slave-in (MOSI) setup time                                    | 4                                  | _   | _                                    | ns   |
| T <sub>h</sub>           | Master-out slave-in (MOSI) hold time                                     | 9                                  | _   | _                                    | ns   |
| T <sub>suss</sub>        | SPI_SS_N asserted to first SPIM_CLK edge                                 | T <sub>spi_ref_clk</sub> + 4       | -   | -                                    | ns   |
| T <sub>hss</sub>         | Last SPIM_CLK edge to SPI_SS_N deasserted                                | T <sub>spi_ref_clk</sub> + 4       | _   | _                                    | ns   |





## Figure 9. SPI Slave Output Timing Diagram





\*Serial clock phase configuration bit, in the SPI controller's CTRLRO register



Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

## Figure 10. SPI Slave Input Timing Diagram



\*Serial clock phase configuration bit, in the SPI controller's CTRLR0 register





## **Related Information**

### SPI Controller

For more information about the SPI controller and timing, refer to the SPI Controller chapter in the Intel Stratix 10 Hard Processor System Technical Reference Manual



## **HPS SD/MMC Timing Characteristics**

### Table 83. HPS Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Intel Stratix 10 Devices

These timings apply to SD, MMC, and embedded MMC (eMMC) cards operating at 1.8 V.

| Symbol                         | Description                                   | Min                                                                       | Тур | Мах                                        | Unit |
|--------------------------------|-----------------------------------------------|---------------------------------------------------------------------------|-----|--------------------------------------------|------|
| T <sub>sdmmc_cclk</sub>        | SDMMC_CCLK clock period (Identification mode) | 2500                                                                      | —   | -                                          | ns   |
|                                | SDMMC_CCLK clock period (SDR12)               | 40                                                                        | -   | -                                          | ns   |
|                                | SDMMC_CCLK clock period (SDR25)               | 20                                                                        | _   | _                                          | ns   |
| T <sub>dutycycle</sub>         | SDMMC_CCLK duty cycle                         | 45                                                                        | 50  | 55                                         | %    |
| T <sub>sdmmc_cclk_jitter</sub> | SDMMC_CCLK output jitter                      | -                                                                         | -   | 2                                          | %    |
| T <sub>sdmmc_clk</sub>         | Internal reference clock before division by 4 | 5                                                                         | _   | _                                          | ns   |
| T <sub>d</sub>                 | SDMMC_CMD/SDMMC_DATA[7:0] output delay (142)  | T <sub>sdmmc_clk</sub> ×<br>drvsel/2                                      | _   | 3 + (T <sub>sdmmc_clk</sub> ×<br>drvsel/2) | ns   |
| T <sub>su</sub>                | SDMMC_CMD/SDMMC_DATA[7:0] input setup (143)   | 6 - (T <sub>sdmmc_clk</sub> × smplsel/2)                                  | _   | _                                          | ns   |
| T <sub>h</sub>                 | SDMMC_CMD/SDMMC_DATA[7:0] input hold (143)    | $\begin{array}{c} 0.5 + (T_{sdmmc\_clk} \times \\ smplsel/2) \end{array}$ | _   | _                                          | ns   |

None of the HPS I/Os supports 3 V mode, while SD/MMC cards must operate at 3 V at power on. eMMC devices can operate at 1.8 V at power on.

*Note:* SD cards power up at 3 V. To support SD, your design must include a level shifter between the SD card and the HPS SD/MMC interface.



<sup>&</sup>lt;sup>(142)</sup> When the drvsel bitfield in the sdmmc register is set to 3 (in the system manager) and the reference clock (sdmmc\_clk) is 200 MHz for example, the output delay time is 7.5 to 10.5 ns.

<sup>&</sup>lt;sup>(143)</sup> When the smplsel bitfield in the sdmmc register is set to 2 (in the system manager) and the reference clock (sdmmc\_clk) is 200 MHz for example, the setup time is 1 ns and the hold time is 5.5 ns.



### Figure 11. SD/MMC Timing Diagram



#### **Related Information**

#### SD/MMC Controller

For more information about the SD/MMC controller and timing, refer to the SD/MMC Controller chapter in the Intel Stratix 10 Hard Processor System Technical Reference Manual



## **HPS USB UPLI Timing Characteristics**

#### Table 84. HPS USB 2.0 Transceiver Macrocell Interface Plus (UTMI+) Low Pin Interface (ULPI) Timing Requirements for Intel Stratix 10 Devices

| Symbol               | Description                                  | Min | Тур    | Мах | Unit |
|----------------------|----------------------------------------------|-----|--------|-----|------|
| T <sub>usb_clk</sub> | USB_CLK clock period                         | —   | 16.667 | —   | ns   |
| T <sub>d</sub>       | Clock to USB_STP/USB_DATA[7:0] output delay  | 2   | —      | 7   | ns   |
| T <sub>su</sub>      | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 4   | —      | —   | ns   |
| T <sub>h</sub>       | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0]  | 1   | _      | _   | ns   |

### Figure 12. USB ULPI Timing Diagram



*Note:* The USB interface supports single data rate (SDR) timing only.

#### **Related Information**

#### USB 2.0 OTG Controller

For more information about the USB 2.0 OTG controller and timing, refer to the USB 2.0 OTG Controller chapter in the Intel Stratix 10 Hard Processor System Technical Reference Manual





## HPS Ethernet Media Access Controller (EMAC) Timing Characteristics

### Table 85. Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Intel Stratix 10 Devices

| Symbol                                   | Description                      | Min  | Тур | Max | Unit |
|------------------------------------------|----------------------------------|------|-----|-----|------|
| T <sub>clk</sub> (1000Base-T)            | TX_CLK clock period              | —    | 8   | —   | ns   |
| T <sub>clk</sub> (100Base-T)             | TX_CLK clock period              | -    | 40  | -   | ns   |
| T <sub>clk</sub> (10Base-T)              | TX_CLK clock period              | —    | 400 | -   | ns   |
| T <sub>dutycycle</sub> (1000Base-T)      | TX_CLK duty cycle                | 45   | 50  | 55  | %    |
| T <sub>dutycycle</sub> (10/100Base-T)    | TX_CLK duty cycle                | 40   | 50  | 60  | %    |
| T <sub>d</sub> <sup>(144)</sup><br>(145) | TXD/TX_CTL to TX_CLK output skew | -0.5 | _   | 0.5 | ns   |

### Figure 13. RGMII TX and RMII TX Timing Diagram



#### Table 86. RGMII RX Timing Requirements for Intel Stratix 10 Devices

| Symbol                        | Description         | Min | Тур | Max | Unit |  |
|-------------------------------|---------------------|-----|-----|-----|------|--|
| T <sub>clk</sub> (1000Base-T) | RX_CLK clock period | _   | 8   | -   | ns   |  |
| T <sub>clk</sub> (100Base-T)  | RX_CLK clock period | —   | 40  | —   | ns   |  |
|                               | continued           |     |     |     |      |  |

<sup>(145)</sup> If you connect a PHY that does not implement clock-to-data skew, you can delay TX\_CLK by 1.5—2.0 ns with the HPS I/O programmable delay, to meet the PHY's 1-ns data-to-clock skew requirement.





<sup>&</sup>lt;sup>(144)</sup> Rise and fall times depend on the I/O standard, drive strength, and loading. Intel recommends simulating your configuration.



| Symbol                                | Description                      | Min | Тур | Max | Unit |
|---------------------------------------|----------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> (10Base-T)           | RX_CLK clock period              | —   | 400 | Ι   | ns   |
| T <sub>dutycycle</sub> (1000Base-T)   | RX_CLK duty cycle                | 45  | 50  | 55  | %    |
| T <sub>dutycycle</sub> (10/100Base-T) | RX_CLK duty cycle                | 40  | 50  | 60  | %    |
| T <sub>su</sub>                       | RX_D/RX_CTL to RX_CLK setup time | 1   | _   | -   | ns   |
| T <sub>h</sub> (146)                  | RX_CLK to RX_D/RX_CTL hold time  | 1   | _   | _   | ns   |

## Figure 14. RGMII RX and RMII RX Timing Diagram



#### Table 87. Reduced Media Independent Interface (RMII) Clock Timing Requirements for Intel Stratix 10 Devices

| Symbol                     | Description                                                | Min | Тур | Max | Unit |
|----------------------------|------------------------------------------------------------|-----|-----|-----|------|
| T <sub>clk</sub>           | REF_CLK clock period, sourced by HPS TX_CLK                | —   | 20  | —   | ns   |
|                            | REF_CLK clock period, sourced by external clock source     | —   | 20  | —   | ns   |
| T <sub>dutycycle_int</sub> | Clock duty cycle, REF_CLK sourced by TX_CLK                | 35  | 50  | 65  | %    |
| T <sub>dutycycle_ext</sub> | Clock duty cycle, REF_CLK sourced by external clock source | 35  | 50  | 65  | %    |

#### Table 88. RMII TX Timing Requirements for Intel Stratix 10 Devices

| Symbol         | Description                            | Min | Тур | Max | Unit |
|----------------|----------------------------------------|-----|-----|-----|------|
| T <sub>d</sub> | TX_CLK to TXD/TX_CTL output data delay | 2   | _   | 10  | ns   |

<sup>(146)</sup> If you connect a PHY that does not implement clock-to-data skew, you can meet the HPS EMAC's 1 ns setup time by delaying RX\_CLK by 1.5-2 ns, using the HPS I/O programmable delay.





#### Table 89. RMII RX Timing Requirements for Intel Stratix 10 Devices

| Symbol          | Description            | Min | Тур | Max | Unit |
|-----------------|------------------------|-----|-----|-----|------|
| T <sub>su</sub> | RX_D/RX_CTL setup time | 2   | _   | _   | ns   |
| T <sub>h</sub>  | RX_D/RX_CTL hold time  | 1   | _   | _   | ns   |

#### Table 90. Management Data Input/Output (MDIO) Timing Requirements for Intel Stratix 10 Devices

| Symbol           | Description                   | Min | Тур | Мах | Unit |
|------------------|-------------------------------|-----|-----|-----|------|
| T <sub>clk</sub> | MDC clock period              | 400 | -   | —   | ns   |
| T <sub>d</sub>   | MDC to MDIO output data delay | 10  | -   | 300 | ns   |
| T <sub>su</sub>  | Setup time for MDIO data      | 10  | -   | _   | ns   |
| T <sub>h</sub>   | Hold time for MDIO data       | 0   | _   | _   | ns   |

#### Figure 15. MDIO Timing Diagram



#### **Related Information**

#### Ethernet Media Access Controller

For more information about the Ethernet MAC and timing, refer to the *Ethernet Media Access Controller* chapter in the *Intel Stratix 10 Hard Processor System Technical Reference Manual* 



## **HPS I<sup>2</sup>C Timing Characteristics**

| Table 91. | HPS I <sup>2</sup> C Timing Requirements for Intel Stratix 10 Devices |
|-----------|-----------------------------------------------------------------------|
|-----------|-----------------------------------------------------------------------|

| Symbol                                                          | Description                                       | Standard Mode |            | Fast Mode |           | Unit |  |
|-----------------------------------------------------------------|---------------------------------------------------|---------------|------------|-----------|-----------|------|--|
|                                                                 |                                                   | Min           | Мах        | Min       | Max       |      |  |
| T <sub>clk</sub>                                                | Serial clock (SCL) clock period                   | 10            | -          | 2.5       | -         | μs   |  |
| T <sub>clk_jitter</sub>                                         | I2C clock output jitter                           | _             | 2          | _         | 2         | %    |  |
| T <sub>HIGH</sub> <sup>(147)</sup>                              | SCL high period                                   | 4 (148)       | _          | 0.6 (149) | -         | μs   |  |
| T <sub>LOW</sub> (150)                                          | SCL low period                                    | 4.7 (151)     | -          | 1.3 (152) | -         | μs   |  |
| T <sub>SU;DAT</sub>                                             | Setup time for serial data line (SDA) data to SCL | 0.25          | _          | 0.1       | -         | μs   |  |
| T <sub>HD;DAT</sub> (153)                                       | Hold time for SCL to SDA data                     | 0             | 3.15       | 0         | 0.6       | μs   |  |
| T <sub>VD;DAT</sub> and<br>T <sub>VD;ACK</sub> <sup>(154)</sup> | SCL to SDA output data delay                      | -             | 3.45 (155) | _         | 0.9 (156) | μs   |  |
|                                                                 | continued                                         |               |            |           |           |      |  |

- <sup>(147)</sup> You can adjust T<sub>high</sub> using the ic\_ss\_scl\_hcnt or ic\_fs\_scl\_hcnt register.
- <sup>(148)</sup> The recommended minimum setting for ic\_ss\_scl\_hcnt is 440.
- <sup>(149)</sup> The recommended minimum setting for ic\_fs\_scl\_hcnt is 71.
- $^{(150)}$  You can adjust  $T_{low}$  using the <code>ic\_ss\_scl\_lcnt</code> or <code>ic\_fs\_scl\_lcnt</code> register.
- <sup>(151)</sup> The recommended minimum setting for ic\_ss\_scl\_lcnt is 500.
- <sup>(152)</sup> The recommended minimum setting for ic\_fs\_scl\_lcnt is 141.
- <sup>(153)</sup>  $T_{HD;DAT}$  is affected by the rise and fall time.
- <sup>(154)</sup>  $T_{VD;DAT}$  and  $T_{VD;ACK}$  are affected by the rise and fall time, as well as the SDA hold time (set by adjusting the ic\_sda\_hold register).
- (155) Use maximum SDA\_HOLD = 240 to be within the specification.
- <sup>(156)</sup> Use maximum  $SDA_HOLD = 60$  to be within the specification.



#### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

Send Feedback

| Symbol                              | Description                                    | Standa | Standard Mode |      | Fast Mode |    |
|-------------------------------------|------------------------------------------------|--------|---------------|------|-----------|----|
|                                     |                                                | Min    | Мах           | Min  | Max       |    |
| T <sub>SU;STA</sub>                 | Setup time for a repeated start condition      | 4.7    | -             | 0.6  | _         | μs |
| T <sub>HD;STA</sub>                 | Hold time for a repeated start condition       | 4      | -             | 0.6  | -         | μs |
| T <sub>SU;STO</sub>                 | Setup time for a stop condition                | 4      | -             | 0.6  | _         | μs |
| T <sub>BUF</sub>                    | SDA high pulse duration between STOP and START | 4.7    | -             | 1.3  | -         | μs |
| T <sub>scl:r</sub> <sup>(157)</sup> | SCL rise time                                  | -      | 1000          | 20   | 300       | ns |
| T <sub>scl:f</sub> (157)            | SCL fall time                                  | -      | 300           | 6.54 | 300       | ns |
| T <sub>sda:r</sub> (157)            | SDA rise time                                  | -      | 1000          | 20   | 300       | ns |
| T <sub>sda:f</sub> (157)            | SDA fall time                                  | -      | 300           | 6.54 | 300       | ns |

<sup>&</sup>lt;sup>(157)</sup> Rise and fall time parameters vary depending on external factors such as the characteristics of the IO driver, pull-up resistor value, and total capacitance on the transmission line.



Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

## Figure 16. I<sup>2</sup>C Timing Diagram



## **Related Information**

I<sup>2</sup>C Controller

For more information about the I<sup>2</sup>C controller and timing, refer to the  $I^2C$  Controller chapter in the Intel Stratix 10 Hard Processor System Technical Reference Manual



## **HPS NAND Timing Characteristics**

| Symbol                           | Description                                     | Min | Мах | Unit |
|----------------------------------|-------------------------------------------------|-----|-----|------|
| T <sub>WP</sub> <sup>(158)</sup> | Write enable pulse width                        | 10  | -   | ns   |
| T <sub>WH</sub> <sup>(158)</sup> | Write enable hold time                          | 7   | -   | ns   |
| T <sub>RP</sub> <sup>(158)</sup> | Read enable pulse width                         | 10  | -   | ns   |
| T <sub>REH</sub> (158)           | Read enable hold time                           | 7   | -   | ns   |
| T <sub>CLS</sub> (158)           | Command latch enable to write enable setup time | 10  | -   | ns   |
| T <sub>CLH</sub> (158)           | Command latch enable to write enable hold time  | 5   | -   | ns   |
| T <sub>CS</sub> <sup>(158)</sup> | Chip enable to write enable setup time          | 15  | -   | ns   |
| T <sub>CH</sub> (158)            | Chip enable to write enable hold time           | 5   | -   | ns   |
| T <sub>ALS</sub> (158)           | Address latch enable to write enable setup time | 10  | -   | ns   |
| T <sub>ALH</sub> (158)           | Address latch enable to write enable hold time  | 5   | -   | ns   |
| T <sub>DS</sub> <sup>(158)</sup> | Data to write enable setup time                 | 7   | -   | ns   |
| T <sub>DH</sub> (158)            | Data to write enable hold time                  | 5   | -   | ns   |
| T <sub>WB</sub> <sup>(158)</sup> | Write enable high to R/B low                    | _   | 200 | ns   |
| T <sub>CEA</sub>                 | Chip enable to data access time                 | _   | 100 | ns   |
| T <sub>REA</sub>                 | Read enable to data access time                 | -   | 40  | ns   |
| T <sub>RHZ</sub>                 | Read enable to data high impedance              | -   | 200 | ns   |
| T <sub>RR</sub>                  | Ready to read enable low                        | 20  | -   | ns   |

92

<sup>&</sup>lt;sup>(158)</sup> This timing is software programmable. Refer to the *NAND Flash Controller* chapter in the *Stratix 10 Hard Processor System Technical Reference Manual* for more information about software-programmable timing in the NAND flash controller.



## Figure 17. NAND Command Latch Timing Diagram













## Figure 19. NAND Data Output Cycle Timing Diagram



Figure 20. NAND Data Input Cycle Timing Diagram













Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

## Figure 22. NAND Read Status Timing Diagram







## Figure 23. NAND Read Status Enhanced Timing Diagram



#### **Related Information**

#### NAND Flash Controller

Refer to the NAND Flash Controller chapter in the Intel Stratix 10 Hard Processor System Technical Reference Manual for more information about the NAND flash controller and timing, particularly software-programmable timing.



## **HPS Trace Timing Characteristics**

#### Table 93. Trace Timing Requirements for Intel Stratix 10 Devices

To increase the trace bandwidth, Intel recommends routing the trace interface to the FPGA in the HPS Platform Designer (Standard) component. The FPGA trace interface offers a 64-bit single data rate path that can be converted to double data rate to minimize FPGA I/O usage.

Depending on the trace module that you connect to the HPS trace interface, you may need to include board termination to achieve the maximum sampling speed possible. Refer to your trace module datasheet for termination recommendations.

Most trace modules implement programmable clock and data skew, to improve trace data timing margins. Alternatively, you can change the clock-to-data timing relationship with the HPS programmable I/O delay.

| Symbol                  | Description                           | Min   | Тур | Max | Unit |
|-------------------------|---------------------------------------|-------|-----|-----|------|
| T <sub>clk</sub>        | Trace clock period                    | 6.667 | _   | _   | ns   |
| T <sub>clk_jitter</sub> | Trace clock output jitter             | —     | —   | 2   | %    |
| T <sub>dutycycle</sub>  | Trace clock maximum duty cycle        | 45    | 50  | 55  | %    |
| T <sub>d</sub>          | $T_{clk}$ to D0–D15 output data delay | 0     | _   | 1.8 | ns   |

### Figure 24. Trace Timing Diagram



Send Feedback



### **HPS GPIO Interface**

The general-purpose I/O (GPIO) interface has debounce circuitry included to remove signal glitches. The debounce clock frequency ranges from 125 Hz to 32 kHz. The minimum pulse width is 1 debounce clock cycle and the minimum detectable GPIO pulse width is 62.5  $\mu$ s (at 32 kHz).

If the external signal is driven into the GPIO for less than one clock cycle, the external signal is filtered. If the external signal is between one and two clock cycles, the external signal may or may not be filtered depending on the phase of the signal. If the external signal is more than two clock cycles, the external signal is not filtered.

#### **Related Information**

#### General-Purpose I/O Interface

For more information about the GPIO interface and timing, refer to the *General-Purpose I/O Interface* chapter in the *Intel* Stratix 10 Hard Processor System Technical Reference Manual



## **HPS JTAG Timing Characteristics**

## Table 94. HPS JTAG Timing Requirements for Intel Stratix 10 Devices

| Symbol                  | Description                              | Min   | Тур | Max | Unit |
|-------------------------|------------------------------------------|-------|-----|-----|------|
| t <sub>JCP</sub>        | TCK clock period                         | 41.66 | —   | -   | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 20    | —   | -   | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 20    | —   | _   | ns   |
| t <sub>JPSU</sub> (TDI) | TDI JTAG port setup time                 | 5     | —   | -   | ns   |
| t <sub>JPSU</sub> (TMS) | TMS JTAG port setup time                 | 5     | —   | -   | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 0     | —   | -   | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                | 0     | —   | 8   | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output | -     | —   | 10  | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _     | _   | 10  | ns   |





## **HPS Programmable I/O Timing Characteristics**

### Table 95. HPS Programmable I/O Delay for Intel Stratix 10 Device

| Programmable<br>Delay                                           | Description      | Min | Тур  | Мах | Unit |
|-----------------------------------------------------------------|------------------|-----|------|-----|------|
| 0, 2, 4, 6, 8, 10,<br>12, 14, 16, 18, 20,<br>22, 24, 26, 28, 30 | No delay enabled | -   | 0    | _   | ps   |
| 1                                                               | Delay Step 1     | _   | 120  | _   | ps   |
| 3                                                               | Delay Step 2     | _   | 240  | _   | ps   |
| 5                                                               | Delay Step 3     | _   | 360  | _   | ps   |
| 7                                                               | Delay Step 4     | _   | 480  | _   | ps   |
| 9                                                               | Delay Step 5     | _   | 600  | _   | ps   |
| 11                                                              | Delay Step 6     | _   | 720  | _   | ps   |
| 13                                                              | Delay Step 7     | _   | 840  | _   | ps   |
| 15                                                              | Delay Step 8     | _   | 960  | _   | ps   |
| 17                                                              | Delay Step 9     | _   | 1080 | _   | ps   |
| 19                                                              | Delay Step 10    | _   | 1200 | _   | ps   |
| 21                                                              | Delay Step 11    | _   | 1320 | _   | ps   |
| 23                                                              | Delay Step 12    | _   | 1440 | _   | ps   |
| 25                                                              | Delay Step 13    | _   | 1560 | _   | ps   |
| 27                                                              | Delay Step 14    | _   | 1680 | _   | ps   |
| 29                                                              | Delay Step 15    | _   | 1800 | _   | ps   |
| 31                                                              | Delay Step 16    | _   | 1920 | _   | ps   |

You can program the number of delay steps by adjusting the I/O Delay register (io0\_delay through io47\_delay for I/Os 0 through 47).



# **Configuration Specifications**

## **General Configuration Timing Specifications**

#### Table 96. General Configuration Timing Specifications for Intel Stratix 10 Devices

The data in this table is preliminary.

| Symbol                              | Description                                          | Requirement |           | Unit |
|-------------------------------------|------------------------------------------------------|-------------|-----------|------|
|                                     |                                                      | Min Max     |           |      |
| t <sub>CF12ST1</sub>                | nCONFIG high to nSTATUS high                         | —           | 20        | ms   |
| t <sub>CF02ST0</sub>                | nCONFIG low to nSTATUS low when device is configured | —           | 400 (159) | ms   |
| t <sub>ST0</sub>                    | nSTATUS low pulse during configuration error         | 0.5         | 10        | ms   |
| t <sub>CD2UM</sub> <sup>(160)</sup> | CONF_DONE high to user mode                          | _           | 5         | ms   |

## **POR Specifications**

Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration.

#### Table 97. POR Delay Specification for Intel Stratix 10 Devices

| POR Delay                                             | Minimum | Maximum | Unit |  |
|-------------------------------------------------------|---------|---------|------|--|
| AS (Normal mode), AVST ×8, AVST ×16, AVST ×32, SD/MMC | 12      | 20      | ms   |  |
| AS (Fast mode)                                        | 2       | 6.5     | ms   |  |



<sup>&</sup>lt;sup>(159)</sup> The duration may be up to 1000 ms if using device security feature.

<sup>&</sup>lt;sup>(160)</sup> This specification is the initialization time that indicates the time from CONF\_DONE signal goes high to INIT\_DONE signal goes high.



## **External Configuration Clock Source Requirements**

## Table 98. External Configuration Clock Source (OSC\_CLK\_1) Clock Input Requirements

| Description                  | External Clock Source            | Min        | Тур | Мах | Unit |
|------------------------------|----------------------------------|------------|-----|-----|------|
| Clock input frequency (161)  | Powered by V <sub>CCIO_SDM</sub> | 25/100/125 |     | MHz |      |
| Clock input jitter tolerance |                                  | _          | —   | 2   | %    |
| Clock input duty cycle       |                                  | 45         | 50  | 55  | %    |

## **JTAG Configuration Timing**

#### Table 99. JTAG Timing Parameters and Values for Intel Stratix 10 Devices

| Symbol                  | Description                              | Requir  | Unit    |    |
|-------------------------|------------------------------------------|---------|---------|----|
|                         |                                          | Minimum | Maximum |    |
| t <sub>JCP</sub>        | TCK clock period                         | 30      | _       | ns |
| t <sub>JCH</sub>        | TCK clock high time                      | 14      | -       | ns |
| t <sub>JCL</sub>        | TCK clock low time                       | 14      | -       | ns |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 2       | _       | ns |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3       | _       | ns |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5       | _       | ns |
| t <sub>JPCO</sub>       | JTAG port clock to output                | -       | 7       | ns |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output | -       | 14      | ns |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | -       | 14      | ns |

*Note:* P-tile supports IEEE 1149.6 JTAG standard at maximum speed of 1 MHz only if you use EXTEST\_PULSE/EXTEST\_TRAIN AC JTAG instruction.

<sup>&</sup>lt;sup>(161)</sup> The acceptable clock frequencies are 25 MHz, 100 MHz, and 125 MHz only. You must match the external configuration clock frequency on the OSC\_CLK\_1 pin to the configuration clock source assignment in the Intel Quartus Prime software. Other frequencies in the range are not supported.



#### Figure 25. JTAG Timing Diagram



## **AS Configuration Timing**

#### Table 100. AS Timing Parameters for Intel Stratix 10 Devices

Intel recommends performing trace length matching for nCSO and AS\_DATA pins to AS\_CLK to minimize the skew. The maximum tolerance for skew between nCSO and AS\_CLK is recommended to be less than 200 ps. The tolerance for skew between AS\_CLK to AS\_DATA must be within 0 ps - 400 ps.

| Symbol                            | Description                                 | Minimum    | Typical | Maximum    | Unit      |
|-----------------------------------|---------------------------------------------|------------|---------|------------|-----------|
| T <sub>clk</sub> <sup>(162)</sup> | AS_CLK clock period                         | _          | 7.52    | _          | ns        |
| T <sub>dutycycle</sub>            | AS_CLK duty cycle                           | 45         | 50      | 55         | %         |
| T <sub>dcsfrs</sub>               | AS_nCSO[3:0] asserted to first AS_CLK edge  | 4.21 (163) | _       | 7.50 (163) | ns        |
| T <sub>dcslst</sub>               | Last AS_CLK edge to AS_nCSO[3:0] deasserted | 5.18 (163) | _       | 8 (163)    | ns        |
|                                   |                                             |            |         |            | continued |



<sup>(162)</sup> AS\_CLK f<sub>max</sub> has dependency on the maximum board loading. For AS single device configuration or AS using multiple serial flash devices configuration, use the equations in T<sub>do</sub> and T<sub>ext\_delay</sub> notes to ensure your board has sufficient timing margin to meet flash setup/hold time specifications and Intel Stratix 10 AS timing specifications in the *Intel Stratix 10 Device Datasheet*. For AS using multiple serial flash devices, refer to the *Intel Stratix 10 Configuration User Guide* for the recommended AS\_CLK frequency and maximum board loading.

<sup>&</sup>lt;sup>(163)</sup> AS operating at maximum clock frequency = 133 MHz. The delay is larger when operating at AS clock frequency lower than 133 MHz.



| Symbol                            | Description                                                                  | Minimum | Typical | Maximum | Unit   |
|-----------------------------------|------------------------------------------------------------------------------|---------|---------|---------|--------|
| T <sub>do</sub> <sup>(164)</sup>  | AS_DATA[3:0] output delay                                                    | -1.5    | _       | 1.31    | ns     |
| T <sub>ext_delay</sub> (165)(166) | Total external propagation delay on AS signals                               | 0       | —       | 15      | ns     |
| T <sub>dcsb2b</sub>               | Minimum delay of slave select deassertion between two back-to-back transfers | 1       | _       | _       | AS_CLK |

### Figure 26. AS Configuration Serial Output Timing Diagram



 $(^{164)}$  Load capacitance for DCLK = 10 pF and AS\_DATA = 18 pF. Intel recommends obtaining the T<sub>do</sub> for a given link (including receiver, transmission lines, connectors, termination resistors, and other components) through IBIS or HSPICE simulation. Use the following equations to do static timing analysis for flash setup/hold timing.

- To analyze flash setup time,  $T_{su} = AS\_CLK/2 T_{do(max)} + T_{bd\_clk} T_{bd\_data(max)}$
- To analyze flash hold time,  $T_{ho} = AS_{CLK}/2 + T_{do(min)} T_{bd_{clk}} + T_{bd_{data(min)}}$

(165)  $T_{ext\_delay} = T_{bd\_clk} + T_{co} + T_{bd\_data} + T_{add}$ 

 $T_{bd\_clk}:$  Propagation delay for  $\ensuremath{\texttt{AS\_CLK}}$  between FPGA and flash device.

 $T_{co}$ : Output hold time and clock low to output valid of flash device. This delay must be used to ensure  $T_{ext\_delay}$  is within the minimum and maximum specification values.

 $T_{bd\_data}\text{:}$  Propagation delay for <code>AS\_DATA</code> bus between FPGA and flash device.

 $T_{add}:$  Propagation delay for active/passive components on  $\ensuremath{\texttt{AS}\_DATA}$  interfaces.

 $^{(166)}$  Meeting  $T_{ext\_delay}$  timing specifications indicates that the <code>AS\_DATA</code> setup/hold timing is met.



### Figure 27. AS Configuration Serial Input Timing Diagram



#### **Related Information**

AS\_CLK, Intel Stratix 10 Configuration User Guide

Provides the supported configuration clock source and AS\_CLK frequencies in Intel Stratix 10 devices.

## **Avalon-ST Configuration Timing**

#### Table 101. Avalon-ST Timing Parameters for ×8, ×16, and ×32 Configurations in Intel Stratix 10 Devices

| Symbol                            | Description                                          | Minimum | Maximum | Unit |
|-----------------------------------|------------------------------------------------------|---------|---------|------|
| t <sub>ACLKH</sub>                | AVST_CLK high time                                   | 3.6     | _       | ns   |
| t <sub>ACLKL</sub>                | AVST_CLK low time                                    | 3.6     | —       | ns   |
| t <sub>ACLKP</sub>                | AVST_CLK period                                      | 8       | —       | ns   |
| t <sub>ADSU</sub> (167)           | AVST_DATA setup time before rising edge of AVST_CLK  | 5.5     | _       | ns   |
| t <sub>ADH</sub> <sup>(167)</sup> | AVST_DATA hold time after rising edge of AVST_CLK    | 0       | _       | ns   |
| t <sub>AVSU</sub>                 | AVST_VALID setup time before rising edge of AVST_CLK | 5.5     | _       | ns   |
| t <sub>AVDH</sub>                 | AVST_VALID hold time after rising edge of AVST_CLK   | 0       | _       | ns   |

<sup>(167)</sup> Data sampled by the FPGA (sink) at the next rising clock edge.



### Figure 28. Avalon-ST Configuration Timing Diagram



Notes:

- 1. For Avalon-ST x16 and x32, this signal is AVST\_CLK. These clocks must be running throughout the configuration (until CONF\_DONE goes high).
- 2. AVST\_READY is valid only when nSTATUS is high. AVST\_READY is an asynchronous signal to AVSTx8\_CLK/AVST\_CLK.
- 3. For Avalon-ST x16 and x32, this signal is AVST\_VALID.
- 4. The waveforms shows the interface signals with a host which uses ready latency =2. The AVSTx8\_VALID signal is delayed from AVST\_READY signal by 2 clock cycles.
- 5. For Avalon-ST x16 and x32, this signal is AVST\_DATA[15:0] and AVST\_DATA[31:0] respectively.
- 6. Host may send up to 6 more data after AVST\_READY has de-asserted.





## **SD/MMC Configuration Timing**

### Table 102. SD/MMC Timing Parameters for Intel Stratix 10 Devices

For SD or MMC cards, a level shifter/translator is required to shift down the voltage from 3.0 V to 1.8 V when interfacing the SD/MMC card I/Os with FPGA SDM I/O.

| Symbol              | Description                                       | Minimum | Typical | Maximum | Unit |
|---------------------|---------------------------------------------------|---------|---------|---------|------|
| t <sub>SDCLKP</sub> | SDMMC_CFG_CCLK clock period (Identification mode) | _       | 2,500   | _       | ns   |
|                     | SDMMC_CFG_CCLK clock period (Standard SD mode)    | _       | 40      | _       | ns   |
|                     | SDMMC_CFG_CCLK clock period (High-speed SD mode)  | _       | 20      | _       | ns   |
| tDUTYCYCLE          | SDMMC_CFG_CCLK duty cycle                         | 45      | 50      | 55      | %    |
| t <sub>d</sub>      | SDMMC_CFG_CMD/SDMMC_CFG_DATA output delay         | 7.3     | _       | 10.1    | ns   |
| t <sub>SU</sub>     | SDMMC_CFG_CMD/SDMMC_CFG_DATA input setup          | 5       | _       | _       | ns   |
| t <sub>H</sub>      | SDMMC_CFG_CMD/SDMMC_CFG_DATA input hold           | 1.5     | _       | _       | ns   |

The SD/MMC configuration scheme will be available in a future release of the Intel Quartus Prime software.

### Figure 29. SD/MMC Timing Diagram





### **Configuration Bit Stream Sizes**

### Table 103. Configuration Bit Stream Sizes for Intel Stratix 10 Devices

This table shows the estimated configuration bit stream sizes of the EPCQ-L serial configuration device or external flash size before design compilation. The sizes are for compressed bit stream. The actual sizes may vary based on your design. The actual sizes may be equal or smaller than the bit stream sizes in this table.

| Variant                          | Product Line                                                                                      | Compressed Configuration Bit Stream Size (Mbits) |
|----------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Intel Stratix 10 GX, SX, TX, MX, | GX 400, SX 400, TX 400                                                                            | 79                                               |
| and DX                           | GX 650, SX 650                                                                                    | 127                                              |
|                                  | GX 850, GX 1100, SX 850, SX 1100, TX 850, TX 1100, DX 1100                                        | 226                                              |
|                                  | GX 1660, GX 2110, TX 1650, TX 2100, MX 1650, MX 2100, DX 2100                                     | 379                                              |
|                                  | GX 1650, GX 2100, GX 2500, GX 2800, SX 1650, SX 2100, SX 2500, SX 2800, TX 2500, TX 2800, DX 2800 | 577                                              |

256 Mb quad SPI flash size is adequate to store the Intel Stratix 10 periphery image.

## **Maximum Configuration Time Estimation**

Hyper Initialization is an option that can be enabled or disabled through the setting in the Intel Quartus Prime software to initialize or reset the Intel Hyperflex<sup>™</sup> registers to a known state at device configuration.

The maximum configuration time is estimated when the device starts configuration until CONF\_DONE is asserted to high.

The maximum configuration time does not include the nCONFIG to nSTATUS time from the *General Configuration Timing Specifications for Intel Stratix 10 Devices* table.



### Table 104. Maximum Configuration Time Estimation for Intel Stratix 10 Devices (Avalon-ST)

For PCIe open system applications, choose a configuration scheme that the configuration time can meet the PCIe specifications.

| Variant                                 | Product Line                                                                                                     | Ma                                                                  | aximum Configuratio                                           | ation Time (ms) [Hyper Initialization Off/Hyper Initialization On]  |                                                               |                                                                     |                                                               |  |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------|--|
|                                         |                                                                                                                  | AVST ×8 <sup>(168)</sup>                                            |                                                               | AVST ×16 <sup>(168)</sup>                                           |                                                               | AVST ×32 (168)                                                      |                                                               |  |
|                                         |                                                                                                                  | 170 - 230 MHz<br>Internal Clock<br>(Using Internal<br>Clock Source) | 250 MHz Internal<br>Clock (Using<br>External Clock<br>Source) | 170 – 230 MHz<br>Internal Clock<br>(Using Internal<br>Clock Source) | 250 MHz Internal<br>Clock (Using<br>External Clock<br>Source) | 170 – 230 MHz<br>Internal Clock<br>(Using Internal<br>Clock Source) | 250 MHz Internal<br>Clock (Using<br>External Clock<br>Source) |  |
| Intel Stratix 10 GX,<br>SX, TX, MX, and | GX 400, SX 400,<br>TX 400                                                                                        | 183/222                                                             | 122/148                                                       | 108/147                                                             | 72/98                                                         | 90/129                                                              | 60/86                                                         |  |
| DX                                      | GX 650, SX 650                                                                                                   | 274/334                                                             | 182/222                                                       | 154/216                                                             | 102/144                                                       | 120/184                                                             | 80/122                                                        |  |
|                                         | GX 850, GX 1100,<br>SX 850, SX 1100,<br>TX 850, TX 1100,<br>DX 1100                                              | 456/1,200                                                           | 304/378                                                       | 246/358                                                             | 164/238                                                       | 190/300                                                             | 126/200                                                       |  |
|                                         | GX 1660, GX 2110,<br>TX 1650, TX 2100,<br>MX 1650, MX 2100,<br>DX 2100                                           | 754/852                                                             | 502/568                                                       | 394/496                                                             | 262/330                                                       | 214/316                                                             | 142/210                                                       |  |
|                                         | GX 1650, GX 2100,<br>GX 2500, GX 2800,<br>SX 1650, SX 2100,<br>SX 2500, SX 2800,<br>TX 2500, TX 2800,<br>DX 2800 | 1,102/1,240                                                         | 734/826                                                       | 568/708                                                             | 378/472                                                       | 300/442                                                             | 200/294                                                       |  |

The data in this table is preliminary.

<sup>&</sup>lt;sup>(168)</sup> The maximum configuration time does not include the time incurred from external storage and control logic, and transceiver calibration time.





### Table 105. Maximum Configuration Time Estimation for Intel Stratix 10 Devices (AS and SD/MMC)

For PCIe open system applications, choose a configuration scheme that the configuration time can meet the PCIe specifications.

| Variant                  | Product Line                                                                                                  | Maximum Confi                                                    | guration Time (ms) [Hyper                                  | Initialization Off/Hyper Initialization On]                      |                                                            |  |
|--------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|--|
|                          |                                                                                                               | AS                                                               | AS ×4                                                      |                                                                  | ммс                                                        |  |
|                          |                                                                                                               | 170 – 230 MHz Internal<br>Clock (Using Internal<br>Clock Source) | 250 MHz Internal Clock<br>(Using External Clock<br>Source) | 170 – 230 MHz Internal<br>Clock (Using Internal<br>Clock Source) | 250 MHz Internal Clock<br>(Using External Clock<br>Source) |  |
| Intel Stratix 10 GX, SX, | GX 400, SX 400, TX 400                                                                                        | 408/447                                                          | 272/298                                                    | 510/549                                                          | 340/366                                                    |  |
| TX, MX, and DX           | GX 650, SX 650                                                                                                | 568/630                                                          | 378/420                                                    | 732/792                                                          | 488/528                                                    |  |
|                          | GX 850, GX 1100, SX 850,<br>SX 1100, TX 850, TX<br>1100, DX 1100                                              | 900/1,012                                                        | 600/674                                                    | 1,194/1,306                                                      | 796/870                                                    |  |
|                          | GX 1660, GX 2110, TX<br>1650, TX 2100, MX 1650,<br>MX 2100, DX 2100                                           | 1,432/1,534                                                      | 954/1,022                                                  | 1,932/2,034                                                      | 1,288/1,356                                                |  |
|                          | GX 1650, GX 2100, GX<br>2500, GX 2800, SX 1650,<br>SX 2100, SX 2500, SX<br>2800, TX 2500, TX 2800,<br>DX 2800 | 2,058/2,200                                                      | 1,372/1,466                                                | 2,806/2,944                                                      | 1,870/1,962                                                |  |

The data in this table is preliminary.

## **I/O Timing**

I/O timing data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the timing analysis. You may generate the I/O timing report manually using the Timing Analyzer or using the automated script.

The Intel Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.

### **Related Information**

### AN 775: I/O Timing Information Generation Guidelines

Provides the techniques to generate I/O timing information using the Intel Quartus Prime software.





## **Programmable IOE Delay**

### Table 106. Programmable IOE Delay for Intel Stratix 10 Devices

For the exact values for each setting, use the latest version of the Intel Quartus Prime software. The values in the table show the delay of programmable IOE delay chain with maximum offset settings after excluding the intrinsic delay (delay at minimum offset settings).

Programmable IOE delay settings are only applicable for I/O buffers and do not apply for any other delay elements in the PHY Lite for Parallel Interfaces Intel Stratix 10 FPGA IP core.

| Parameter (169)                            | Maximum Offset | Minimum<br>Offset <sup>(170)</sup> | Fast Model              |            | Slow Model |            | Unit |
|--------------------------------------------|----------------|------------------------------------|-------------------------|------------|------------|------------|------|
|                                            |                | Unset (170)                        | Industrial/<br>Extended | -E1V, -I1V | -E2V, -I2V | -E3V, -I3V |      |
| Input Delay Chain<br>(INPUT_DELAY_CHAIN)   | 63             | 0                                  | 1.575                   | 2.310      | 2.352      | 2.654      | ns   |
| Output Delay Chain<br>(OUTPUT_DELAY_CHAIN) | 15             | 0                                  | 0.387                   | 0.523      | 0.560      | 0.629      | ns   |

## Glossary

### Table 107.Glossary

| Term                       | Definition               |
|----------------------------|--------------------------|
| Differential I/O Standards | Receiver Input Waveforms |
|                            | continued                |

<sup>&</sup>lt;sup>(169)</sup> You can set this value in the Intel Quartus Prime software by selecting **Input Delay Chain Setting** or **Output Delay Chain Setting** in the **Assignment Name** column.

<sup>&</sup>lt;sup>(170)</sup> Minimum offset does not include the intrinsic delay.



### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22









### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22

| Term                           | Definition                                                                                                                                                                                                                                                              |  |  |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                | V <sub>cci0</sub>                                                                                                                                                                                                                                                       |  |  |
|                                |                                                                                                                                                                                                                                                                         |  |  |
|                                | V <sub>0H</sub>                                                                                                                                                                                                                                                         |  |  |
|                                |                                                                                                                                                                                                                                                                         |  |  |
|                                | V REF V IL(DC)                                                                                                                                                                                                                                                          |  |  |
|                                | V <sub>IL(AC)</sub>                                                                                                                                                                                                                                                     |  |  |
|                                | <u>V</u>                                                                                                                                                                                                                                                                |  |  |
|                                | V <sub>ss</sub>                                                                                                                                                                                                                                                         |  |  |
| t <sub>c</sub>                 | High-speed receiver/transmitter input and output clock period.                                                                                                                                                                                                          |  |  |
| TCCS (channel-to-channel-skew) | The timing difference between the fastest and slowest output edges, including the $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). |  |  |
| t <sub>DUTY</sub>              | High-speed I/O block—Duty cycle on high-speed transmitter output clock.                                                                                                                                                                                                 |  |  |
| t <sub>FALL</sub>              | Signal high-to-low transition time (80–20%).                                                                                                                                                                                                                            |  |  |
| t <sub>INCCJ</sub>             | Cycle-to-cycle jitter tolerance on the PLL clock input.                                                                                                                                                                                                                 |  |  |
| t <sub>outpj_io</sub>          | Period jitter on the GPIO driven by a PLL.                                                                                                                                                                                                                              |  |  |
| t <sub>outpj_dc</sub>          | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                            |  |  |
| t <sub>RISE</sub>              | Signal low-to-high transition time (20–80%).                                                                                                                                                                                                                            |  |  |
| Timing Unit Interval (TUI)     | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_C/w)$ .                                                                                               |  |  |
| V <sub>CM(DC)</sub>            | DC Common mode input voltage.                                                                                                                                                                                                                                           |  |  |
| V <sub>ICM</sub>               | Input Common mode voltage—The common mode of the differential signal at the receiver.                                                                                                                                                                                   |  |  |
| V <sub>ICM(DC)</sub>           | V <sub>CM(DC)</sub> DC Common mode input voltage.                                                                                                                                                                                                                       |  |  |
| V <sub>ID</sub>                | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                                                                                            |  |  |
| V <sub>DIF(AC)</sub>           | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                                                                                                                             |  |  |
| V <sub>DIF(DC)</sub>           | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                                                                                                                            |  |  |

### Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet S10-DATASHEET | 2020.05.22



| Term                | Definition                                                                                                                                                            |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IH</sub>     | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                                 |
| V <sub>IH(AC)</sub> | High-level AC input voltage.                                                                                                                                          |
| V <sub>IH(DC)</sub> | High-level DC input voltage.                                                                                                                                          |
| V <sub>IL</sub>     | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                                   |
| V <sub>IL(AC)</sub> | Low-level AC input voltage.                                                                                                                                           |
| V <sub>IL(DC)</sub> | Low-level DC input voltage.                                                                                                                                           |
| V <sub>OCM</sub>    | Output Common mode voltage—The common mode of the differential signal at the transmitter.                                                                             |
| V <sub>OD</sub>     | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. |
| V <sub>SWING</sub>  | Differential input voltage.                                                                                                                                           |
| V <sub>OX</sub>     | Output differential cross point voltage.                                                                                                                              |
| V <sub>IX(AC)</sub> | Crossing point of differential signal<br>V <sub>CCI0</sub><br>Crossing Point of<br>Differential Signal<br>V <sub>IX</sub><br>Ground                                   |
| W                   | High-speed I/O block—Clock Boost Factor.                                                                                                                              |





# **Document Revision History for the Intel Stratix 10 Device Datasheet**

| <ul> <li>specifications related to Intel Intellectual Property</li> <li>Added DDR-T specifications in the <i>Memory Standar</i></li> <li>Updated the specifications in the <i>P-Tile Transmitter</i></li> <li>Updated VCO frequency in the following tables: <ul> <li><i>P-Tile PLLA Performance</i></li> <li><i>P-Tile PLLB Performance</i></li> </ul> </li> <li>Updated the note to Input Reference Clock Frequere</li> <li>Updated the <i>P-Tile Transmitter Specifications</i> table <ul> <li>Updated the <i>P-Tile Transmitter Specifications</i> table</li> <li>Updated the <i>Differential peak-to-peak voltage specifications</i>.</li> </ul> </li> <li>Updated the <i>P-Tile Receiver Specifications</i> table. <ul> <li>Added A note to RESREF.</li> <li>Added RREF specifications.</li> </ul> </li> <li>2020.03.10</li> <li>Mentioned that the specifications for 1SG040HF35 table.</li> <li>Updated the <i>Absolute Maximum Ratings for Intel S</i></li> <li>Added V<sub>LCO3C</sub> and V<sub>CCI03D</sub> specifications.</li> <li>Updated the <i>Recommended Operating Conditions for</i> Added V<sub>L</sub> specifications for 3.3 V I/O.</li> <li>Added a new table: <i>Maximum Allowed Overshoot E</i></li> <li>Updated the <i>Recommended Operating Conditions for</i></li> <li>Updated the description for V<sub>CCI0</sub>.</li> <li>Updated the description for V<sub>CCI0</sub>.</li> <li>Updated the description for V<sub>CCI0</sub>.</li> <li>Added V<sub>LC103C</sub>, V<sub>CC103D</sub>, and V<sub>I</sub> (for 3.3 V I/O) s</li> <li>Updated the description for V<sub>CCI0</sub>.</li> <li>Added V<sub>L3,3VIO</sub> specifications in the <i>I/O Pin Leakage</i></li> <li>Added C<sub>L0_3,3VIO</sub> specifications in the <i>Pin Capacitan</i></li> </ul> | Changes                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>2020.03.10</li> <li>Mentioned that the specifications for 1SG040HF35 table.</li> <li>Updated the <i>Absolute Maximum Ratings for Intel S</i> <ul> <li>Added V<sub>CCI03C</sub> and V<sub>CCI03D</sub> specifications.</li> <li>Updated the description for V<sub>CCI0</sub>.</li> <li>Added V<sub>I</sub> specifications for 3.3 V I/O.</li> </ul> </li> <li>Added a new table: <i>Maximum Allowed Overshoot D</i> <ul> <li>Updated the <i>Recommended Operating Conditions f</i></li> <li>Added V<sub>CCI03C</sub>, V<sub>CCI03D</sub>, and V<sub>I</sub> (for 3.3 V I/O) s</li> <li>Updated the description for V<sub>CCI0</sub>.</li> <li>Added I<sub>I_3.3VI0</sub> specifications in the <i>I/O Pin Leakage</i></li> <li>Added C<sub>I0_3.3VI0</sub> specifications in the <i>Pin Capacitan</i></li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ds Supported by the Soft Memory Controller for Intel Stratix 10 Devices table.<br>and Receiver Data Rate Performance table.<br>cy in the P-Tile Reference Clock Specifications table.<br>or full swing specifications.<br>for reduced swing and Differential peak-to-peak voltage during EIEOS for reduce swing                                                                        |
| <ul> <li>Added 3.3 V LVTTL, 3.3 V LVCMOS, 3.0 V LVTTL, an<br/>Single-Ended I/O Standards Specifications for Inter</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | uring Transitions for Intel Stratix 10 Devices (for 3.3 V I/O).<br>or Intel Stratix 10 Devices table.<br>pecifications.<br>Current for Intel Stratix 10 Devices table.<br>See for Intel Stratix 10 Devices table.<br>al Weak Pull-Up Resistor Values for Intel Stratix 10 Devices table.<br>d 3.0 V LVCMOS specifications for 1SG040HF35 or 1SX040HF35 devices I/O bank 3C only in the |



| Document<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | <ul> <li>Updated the description in the DPA Lock Time Specifications for Intel Stratix 10 Devices table.</li> <li>Added a note to V<sub>ICM</sub> (AC coupled) in the E-Tile Receiver Specifications table.</li> <li>Added specifications for Intel Stratix 10 TX 400 devices and updated specifications for Intel Stratix 10 GX 400, SX 400, GX 1650, GX 2100, SX 1650, and SX 2100 devices in the following tables:         <ul> <li>Configuration Bit Stream Sizes for Intel Stratix 10 Devices</li> <li>Maximum Configuration Time Estimation for Intel Stratix 10 Devices (Avalon-ST)</li> <li>Maximum Configuration Time Estimation for Intel Stratix 10 Devices (AS and SD/MMC)</li> </ul> </li> </ul>                                                                                                                                                                                       |
| 2019.12.02          | <ul> <li>Updated the note to V<sub>OD</sub> in the Differential I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Added description on PCIe applications in the Maximum Configuration Time Estimation for Intel Stratix 10 Devices tables.</li> <li>Added specifications for Intel Stratix 10 DX devices in the following tables:         <ul> <li>External Temperature Sensing Diode Specifications for Intel Stratix 10 Devices</li> <li>Configuration Bit Stream Sizes for Intel Stratix 10 Devices</li> <li>Maximum Configuration Time Estimation for Intel Stratix 10 Devices (Avalon-ST)</li> <li>Maximum Configuration Time Estimation for Intel Stratix 10 Devices (AS and SD/MMC)</li> <li>Programmable IOE Delay for Intel Stratix 10 Devices</li> <li>Updated RESREF specification in the P-Tile Receiver Specifications table.</li> </ul> </li> </ul>           |
| 2019.09.19          | <ul> <li>Added Intel Stratix 10 DX as Preliminary in the <i>Datasheet Status for Intel Stratix 10 Devices</i> table.</li> <li>Updated the definition for the V suffix.</li> <li>Updated the <i>Absolute Maximum Ratings for Intel Stratix 10 Devices</i> table.</li> <li>Added E-tile specific power supplies V<sub>CCRT_GXE</sub>, V<sub>CCRTPIL_GXE</sub>, V<sub>CCH_GXE</sub>, and V<sub>CCCLK_GXE</sub>.</li> <li>Added P-tile specific power supplies V<sub>CCRT_GXP</sub>, V<sub>CCFUSE_GXP</sub>, V<sub>CCH_GXP</sub>, and V<sub>CCCLK_GXP</sub>.</li> <li>Updated the description for V<sub>CCPT</sub>.</li> <li>Added specifications for the following power rails: <ul> <li>V<sub>CCPLLIG_SDM</sub></li> <li>V<sub>CCFUSEWR_SDM</sub></li> <li>V<sub>CCCID_UIB</sub></li> <li>V<sub>CCCD_WORD</sub></li> <li>Updated the maximum specifications for V<sub>I</sub>.</li> </ul> </li> </ul> |
|                     | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Document<br>Version | Changes                                                                                                                                                                              |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | • Updated the Recommended Operating Conditions for Intel Stratix 10 Devices table.                                                                                                   |
|                     | - Updated the note on PMBus for $V_{CCP}$ .                                                                                                                                          |
|                     | <ul> <li>Updated the note for V<sub>CCBAT</sub>.</li> </ul>                                                                                                                          |
|                     | <ul> <li>Updated the description for V<sub>CCPT</sub>.</li> </ul>                                                                                                                    |
|                     | <ul> <li>Updated V<sub>CCIO</sub> specifications.</li> </ul>                                                                                                                         |
|                     | <ul> <li>Added V<sub>CCI03V</sub> specifications.</li> </ul>                                                                                                                         |
|                     | - Updated the maximum specifications for V <sub>I</sub> .                                                                                                                            |
|                     | - Updated the note on HBM2 for Intel Stratix 10 MX devices for T <sub>1</sub> specification.                                                                                         |
|                     | • Updated V <sub>CCL_HPS</sub> and V <sub>CCPLLDIG_HPS</sub> specifications and note for SmartVID in the HPS Power Supply Operating Conditions for Intel Stratix 10 Devices table.   |
|                     | Added description on internal weak pull-down resistor in the Internal Weak Pull-Up Resistor section.                                                                                 |
|                     | • Split M20K block—ROM, all supported widths specifications into single port and dual port in the <i>Memory Block Performance Specifications for Intel Stratix 10 Devices</i> table. |
|                     | Updated the External Temperature Sensing Diode Specifications for Intel Stratix 10 Devices table.                                                                                    |
|                     | <ul> <li>Added I<sub>bias</sub> and V<sub>bias</sub> specifications for E-Tile TSD.</li> </ul>                                                                                       |
|                     | <ul> <li>Updated I<sub>bias</sub> specifications for core fabric, L-Tile, and H-Tile TSD.</li> </ul>                                                                                 |
|                     | <ul> <li>Updated series resistance for core fabric, L-Tile, H-Tile, and E-Tile TSD.</li> </ul>                                                                                       |
|                     | <ul> <li>Updated diode ideality factor for L-Tile, H-Tile, and E-Tile TSD.</li> </ul>                                                                                                |
|                     | • Updated the minimum data rates for the receiver f <sub>HSDRDPA</sub> in the <i>High-Speed I/O Specifications for Intel Stratix 10 Devices</i> table.                               |
|                     | Removed figure: DPA Lock Time Specifications with DPA PLL Calibration Enabled.                                                                                                       |
|                     | • Updated maximum data transition value and added a note in the DPA Lock Time Specifications for Intel Stratix 10 Devices table.                                                     |
|                     | • Updated the QDR II SRAM specifications in the Memory Standards Supported by the Soft Memory Controller for Intel Stratix 10 Devices table.                                         |
|                     | Updated the note in the <i>HBM2 Interface Performance</i> section.                                                                                                                   |
|                     | Updated the supported output frequency in the <i>H</i> - <i>Tile ATX PLL Performance</i> table.                                                                                      |
|                     | Updated the input reference clock frequency (fPLL) and its note in the <i>H-Tile Reference Clock Specification</i> table.                                                            |
|                     | Removed a note from the <i>H</i> - <i>Tile Receiver Specification</i> table.                                                                                                         |
|                     | Added a note for VOCM (DC coupled) in the <i>H-Tile Transmitter Specification</i> table.                                                                                             |
|                     | Updated E-Tile Transmitter and Receiver Data Rate Performance Specifications table.                                                                                                  |
|                     | Updated the <i>E-Tile Receiver Specifications</i> table.                                                                                                                             |
|                     | <ul> <li>Added Supported I/O Standards specifications.</li> </ul>                                                                                                                    |
|                     | <ul> <li>Added Absolute V<sub>MAX</sub> for a receiver pin specifications.</li> </ul>                                                                                                |
|                     | <ul> <li>Added Maximum peak-to-peak differential input voltage V<sub>ID</sub> specifications.</li> </ul>                                                                             |
|                     | <ul> <li>Added V<sub>ICM</sub>(AC coupled) specifications.</li> </ul>                                                                                                                |
|                     | <ul> <li>Removed the Electrical Idle detection voltage specifications.</li> </ul>                                                                                                    |
|                     | continued                                                                                                                                                                            |

S10-DATASHEET | 2020.05.22



| Document<br>Version | Changes                                                                                                                                                                                  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Added P-Tile Transceiver Performance Specification section.                                                                                                                              |
|                     | — Added P-Tile Transmitter and Receiver Data Rate Performance table.                                                                                                                     |
|                     | <ul> <li>Added P-Tile PLLA Performance table.</li> </ul>                                                                                                                                 |
|                     | <ul> <li>Added P-Tile PLLB Performance table.</li> </ul>                                                                                                                                 |
|                     | <ul> <li>Added P-Tile Reference Clock Specifications table.</li> </ul>                                                                                                                   |
|                     | <ul> <li>Added P-Tile Transmitter Specifications table.</li> </ul>                                                                                                                       |
|                     | <ul> <li>Added P-Tile Receiver Specifications table.</li> </ul>                                                                                                                          |
|                     | Removed description in the HPS GPIO Interface section. Statement removed: Any pulses shorter than 2 debounce clock cycles are filtered by the GPI peripheral.                            |
|                     | • Updated t <sub>CF12ST1</sub> , t <sub>CF02ST0</sub> , t <sub>ST0</sub> , and t <sub>CD2UM</sub> in the General Configuration Timing Specifications for Intel Stratix 10 Devices table. |
|                     | Added a note on P-tile support to the JTAG Timing Parameters and Values for Intel Stratix 10 Devices table.                                                                              |
|                     | Updated the AS Timing Parameters for Intel Stratix 10 Devices table.                                                                                                                     |
|                     | <ul> <li>Added notes to T<sub>clk</sub>, T<sub>do</sub>, and T<sub>ext delay</sub>.</li> </ul>                                                                                           |
|                     | <ul> <li>Updated the description for T<sub>do</sub>.</li> </ul>                                                                                                                          |
|                     | - Removed T <sub>ext skew</sub> specifications from the datasheet. This specifications are documented in the Intel Stratix 10 Configuration User Guide.                                  |
|                     | Updated the Configuration Bit Stream Sizes for Intel Stratix 10 Devices table.                                                                                                           |
|                     | <ul> <li>Removed the IOCSR Bit Stream Size (Mbits) specifications.</li> </ul>                                                                                                            |
|                     | <ul> <li>Removed unsupported Intel Stratix 10 devices: MX 1100, GX 4500, GX 5500, SX 4500, and SX 5500.</li> </ul>                                                                       |
|                     | <ul> <li>Added Intel Stratix 10 devices: TX 850, TX 1100, GX 1660, and GX 2110.</li> </ul>                                                                                               |
|                     | <ul> <li>Updated the Compressed Configuration Bit Stream Size specifications.</li> </ul>                                                                                                 |
|                     | <ul> <li>Added note on quad SPI flash.</li> </ul>                                                                                                                                        |
|                     | Updated the Maximum Configuration Time Estimation tables.                                                                                                                                |
|                     | <ul> <li>Removed non-critical JTAG configuration mode specifications.</li> </ul>                                                                                                         |
|                     | <ul> <li>Removed unsupported configuration mode: AS ×1</li> </ul>                                                                                                                        |
|                     | <ul> <li>Removed unsupported Intel Stratix 10 devices: MX 1100, GX 4500, GX 5500, SX 4500, and SX 5500.</li> </ul>                                                                       |
|                     | <ul> <li>Added Intel Stratix 10 devices: TX 850, TX 1100, GX 1660, and GX 2110.</li> </ul>                                                                                               |
|                     | Updated the Programmable IOE Delay for Intel Stratix 10 Devices table.                                                                                                                   |
|                     | <ul> <li>Corrected the speed grade to -E1V.</li> </ul>                                                                                                                                   |
|                     | <ul> <li>Updated the specifications for Fast Model and Slow Model.</li> </ul>                                                                                                            |
|                     | • Updated definition for V <sub>IX(AC)</sub> in the <i>Glossary</i> .                                                                                                                    |
|                     | Added description to the following tables to state that the data in the table is preliminary.                                                                                            |
|                     | — H-Tile Transmitter Specifications                                                                                                                                                      |
|                     | — General Configuration Timing Specifications for Intel Stratix 10 Devices                                                                                                               |
|                     | — Maximum Configuration Time Estimation for Intel Stratix 10 Devices (Avalon-ST)                                                                                                         |
|                     | — Maximum Configuration Time Estimation for Intel Stratix 10 Devices (AS and SD/MMC)                                                                                                     |
| 2019.02.25          | Changed the variants datasheet status from Preliminary to Final in the Datasheet Status for Intel Stratix 10 Devices table.                                                              |
|                     | continued.                                                                                                                                                                               |

Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet



| Document<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2019.02.05          | <ul> <li>Updated the maximum specifications for V<sub>I</sub> (for 3 V I/O) from 3.6 V to 3.8 V.</li> <li>Added the LVPECL DC electrical characteristics table for the E-Tile transceiver reference clock.</li> <li>Added the electrical and jitter requirements table for the E-Tile transceiver reference clock.</li> <li>Merged the minimum, typical and maximum specifications for the E-Tile transmitter common mode voltage into one specification.</li> <li>Updated the NRZ data rate for the E-Tile transceivers.</li> <li>Added the performance specifications for the HBM2 interface in the Intel Stratix 10 MX devices.</li> <li>Updated the temperature specifications for the HBM2 interface in Intel Stratix 10 devices.</li> <li>Updated the Intel Quartus Prime Assignment Names in the <i>Programmable IOE Delay for Intel Stratix 10 Devices</i> table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2018.10.25          | <ul> <li>Updated the description for the X suffix.</li> <li>Removed the description on VREFP_ADC and VREFN_ADC I/O pins in the <i>Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices (for LVDS I/O)</i> table.</li> <li>Updated the <i>Recommended Operating Conditions for Intel Stratix 10 Devices</i> table.         <ul> <li>Updated the <i>Recommended Operating Conditions for Intel Stratix 10 Devices</i> table.</li> <li>Updated the <i>Recommended Operating Conditions for Intel Stratix 10 Devices</i> table.</li> <li>Updated the <i>Recommended Operating Conditions for -3X</i> speed grade.</li> <li>Removed Pulse-Width Modulation (PWM) from the note to V<sub>CCP</sub> and V<sub>CCP</sub> for SmartVID devices.</li> <li>Updated the note to V<sub>CCRAT</sub>.</li> <li>Removed the minimum and maximum values for V<sub>CCH_GXB[L,R]</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Bonded Configuration" table.</li> <li>Changed the minimum and maximum values for V<sub>CCH_GXB[L,R]</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Bonded Configuration" table.</li> <li>Changed the minimum and maximum values for V<sub>CCH_GXB[L,R]</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX H-Tile Devices in a Bonded Configuration" table.</li> <li>Changed the minimum and maximum values for V<sub>CCH_GXB[L,R]</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX H-Tile Devices" in a Bonded Configuration" table.</li> <li>Changed the footnote specifying pll_powerdown minimum assertion cycles in the "Transceiver Performance for Intel Stratix 10 GX/SX L-Tile Devices" section.</li> <li>Added a note about TX jitter specifications for the SerialLite III protocol in the "Transceiver Performance for Intel Stratix 10 GX/SX L-Tile Devices" section.</li> <li>Removed the Transmitter REF</li></ul></li></ul> |
|                     | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Document<br>Version | Changes                                                                                                                                                                                        |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Added a note about PCI Express reference clock phase jitter specifications to the "Transceiver Specifications for Intel Stratix 10 GX/SX H-Tile Device section                                 |
|                     | • Removed PWM from the note to V <sub>CCL_HPS</sub> and V <sub>CCPLLDIG_HPS</sub> for SmartVID devices in the <i>HPS Power Supply Operating Conditions for Intel Stratix 10 Devices</i> table. |
|                     | Updated the I/O PLL Specifications for Intel Stratix 10 Devices table.                                                                                                                         |
|                     | - Updated the maximum $f_{VCO}$ specifications for -3 speed grade.                                                                                                                             |
|                     | <ul> <li>Updated the description for t<sub>CASC_OUTPJ_DC</sub>.</li> </ul>                                                                                                                     |
|                     | • Added series resistance and diode ideality factor parameters for E-Tile TSD in the External Temperature Sensing Diode Specifications for Intel Strate<br>10 Devices table.                   |
|                     | Added a note on half rate support for DDR3 SDRAM in the Memory Standards Supported by the Hard Memory Controller for Intel Stratix 10 Devices table.                                           |
|                     | • Updated the Memory Standards Supported by the Soft Memory Controller for Intel Stratix 10 Devices table.                                                                                     |
|                     | <ul> <li>Added a note to RLDRAM 3</li> </ul>                                                                                                                                                   |
|                     | <ul> <li>Updated QDR IV SRAM specification</li> </ul>                                                                                                                                          |
|                     | <ul> <li>Added a note on full rate support for QDR II SRAM</li> </ul>                                                                                                                          |
|                     | • Removed the DQS Phase Shift Error Specifications for DLL-Delayed Clock (t <sub>DQS_PSERR</sub> ) for Intel Stratix 10 Devices table.                                                         |
|                     | Updated the description in the <i>Memory Output Clock Jitter Specifications</i> section.                                                                                                       |
|                     | Updated the Maximum HPS Clock Frequencies for Intel Stratix 10 Devices table.                                                                                                                  |
|                     | - Updated the MPU frequency for $V_{CCL_HPS} = 0.94 \text{ V}$ .                                                                                                                               |
|                     | <ul> <li>Added note to L3 Interconnect Frequency for V<sub>CCL_HPS</sub> = 0.94 V for -E1V, -I1V, -E2L, -I2L, -E3X, and -I3X.</li> </ul>                                                       |
|                     | Updated the specifications in the HPS Internal Oscillator Frequency for Intel Stratix 10 Devices table.                                                                                        |
|                     | • Updated the specifications for T <sub>spi_ref_clk</sub> , T <sub>dssfrst</sub> , and T <sub>dsslst</sub> in the SPI Master Timing Requirements for Intel Stratix 10 Devices table.           |
|                     | • Updated the specifications for T <sub>spi_ref_clk</sub> and T <sub>h</sub> in the SPI Slave Timing Requirements for Intel Stratix 10 Devices table.                                          |
|                     | • Updated the HPS Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Intel Stratix 10 Devices table.                                                                             |
|                     | <ul> <li>Updated the description for T<sub>sdmmc_clk</sub>.</li> </ul>                                                                                                                         |
|                     | <ul> <li>Removed the note to the minimum and maximum specifications for T<sub>d</sub>.</li> </ul>                                                                                              |
|                     | - Updated the reference clock in the note for $T_d$ and $T_{su}$ .                                                                                                                             |
|                     | Updated T <sub>clk</sub> specifications in the following tables:                                                                                                                               |
|                     | <ul> <li>Reduced Gigabit Media Independent Interface (RGMII) TX Timing Requirements for Intel Stratix 10 Devices</li> </ul>                                                                    |
|                     | <ul> <li>RGMII RX Timing Requirements for Intel Stratix 10 Devices</li> </ul>                                                                                                                  |
|                     | - Reduced Media Independent Interface (RMII) Clock Timing Requirements for Intel Stratix 10 Devices                                                                                            |
|                     | — Management Data Input/Output (MDIO) Timing Requirements for Intel Stratix 10 Devices                                                                                                         |
|                     | • Updated T <sub>d</sub> specification in the Management Data Input/Output (MDIO) Timing Requirements for Intel Stratix 10 Devices table.                                                      |
|                     | Updated the title for the following diagrams:                                                                                                                                                  |
|                     | <ul> <li>RGMII TX and RMII TX Timing Diagram</li> </ul>                                                                                                                                        |
|                     | — RGMII RX and RMII RX Timing Diagram                                                                                                                                                          |
|                     | continue                                                                                                                                                                                       |



| Document<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | <ul> <li>Removed t<sub>CF02ST0</sub> specifications for Device Security Feature (Zeroization) ON in the <i>General Configuration Timing Specifications for Intel Stratix 10 Devices</i> table.</li> <li>Updated t<sub>JCP</sub> specification in the <i>JTAG Timing Parameters and Values for Intel Stratix 10 Devices</i> table.</li> <li>Added T<sub>ext_skew</sub> specifications in the <i>AS Timing Parameters for Intel Stratix 10 Devices</i> table.</li> <li>Updated the <i>Avalon-ST Configuration Timing Diagram</i>.</li> <li>Mentioned that the SD/MMC configuration scheme will be available in a future release of the Intel Quartus Prime software.<i>SD/MMC Timing Parameters for Intel Stratix 10 Devices</i> table.</li> <li>Updated the <i>Maximum Configuration Time Estimation</i> section.</li> <li>Clarify the maximum configuration time.</li> <li>Updated the note to AVST ×8, AVST ×16, and AVST ×32.</li> <li>Removed Preliminary tags for all table. Refer to the <i>Data Status for Intel Stratix 10 Devices</i> table for the data status for each variant.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2018.07.13          | Corrected the typical values for $V_{CC}$ and $V_{CCP}$ in the <i>Recommended Operating Conditions for Intel Stratix 10 Devices</i> table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2018.07.12          | <ul> <li>Made the following changes:</li> <li>Updated the <i>Absolute Maximum Ratings for Intel Stratix 10 Devices</i> table.</li> <li>Updated the maximum values for V<sub>CCIO</sub> (for LVDS I/O), V<sub>CCIO_HPS</sub>, and V<sub>CCIO_SDM</sub> from 2.46 V to 2.19 V.</li> <li>Updated the maximum value for V1 (for LVDS I/O) from 2.5 V to 2.19 V.</li> <li>Updated the <i>Naximum Allowed Overshoot and Undershoot Voltage</i> section.</li> <li>Updated the specifications.</li> <li>Updated the specifications in the <i>Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices (for LVDS I/O)</i> and <i>Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices (for LVDS I/O)</i> and <i>Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices (for LVDS I/O)</i> and <i>Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices (for LVDS I/O)</i> and <i>Maximum Allowed Overshoot Duration</i> diagram.</li> <li>Added a footnote to 1.03 V typical voltage in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Bonded Configuration" table.</li> <li>Added a footnote to 1.03 V typical voltage in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Bonded Configuration" table.</li> <li>Added a footnote to 1.03 V typical voltage in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devices in a Bonded Configuration" table.</li> <li>Added a footnote to 1.03 V typical voltage in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devices in a Bonded Configuration" table.</li> <li>Added a footnote to 1.03 V typical voltage in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devices in a Bonded Configuration" table.</li> <li>Added a footnote to 1.03 V typical voltage in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devices in a Bonded Configuration" table.</li> <li>Changed the minimum and maximum voltage for V<sub>CCT_GXB</sub> and V<sub>CCR_G</sub></li></ul> |
|                     | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Document<br>Version | Changes                                                                                                                                                                                                                                                                         |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Changed the minimum and maximum voltage for V <sub>CCT_GXB</sub> and V <sub>CCR_GXB</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX H-Tile Devices in a Bonded Configuration" table.                                                     |
|                     | • Updated V <sub>CC</sub> , V <sub>CCP</sub> , V <sub>CCBAT</sub> , V <sub>CCIO</sub> , V <sub>CCM</sub> WORD, and V <sub>I</sub> specifications in the <i>Recommended Operating Conditions for Intel Stratix 10 Devices</i> table.                                             |
|                     | • Updated V <sub>CCL HPS</sub> and V <sub>CCPLLDIG HPS</sub> specifications in the HPS Power Supply Operating Conditions for Intel Stratix 10 Devices table.                                                                                                                    |
|                     | • Updated the OCT Without Calibration Resistance Tolerance Specifications for Intel Stratix 10 Devices table.                                                                                                                                                                   |
|                     | Removed Equation for OCT Variation Without Recalibration.                                                                                                                                                                                                                       |
|                     | Added pin capacitance specifications.                                                                                                                                                                                                                                           |
|                     | • Added the resistance tolerance for R <sub>PU</sub> in the Internal Weak Pull-Up Resistor Values for Intel Stratix 10 Devices table.                                                                                                                                           |
|                     | Updated the V <sub>CCI0</sub> specifications for POD12 in the Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Intel Stratix 10 Devices table.                                                                                                        |
|                     | Removed the V <sub>OL</sub> and V <sub>OH</sub> specifications for POD12 in the Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Intel Stratix 1 Devices table.                                                                                        |
|                     | • Updated V <sub>SWING(DC)</sub> specification for SSTL-12 in the Differential SSTL I/O Standards Specifications for Intel Stratix 10 Devices table.                                                                                                                            |
|                     | • Corrected V <sub>X(AC)</sub> to V <sub>IX(AC)</sub> in the Differential SSTL I/O Standards Specifications for Intel Stratix 10 Devices and Glossary tables.                                                                                                                   |
|                     | Updated the minimum and maximum values for V <sub>CCH_GXB[L,R]</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Non-Bonded Configuration" table.                                                                      |
|                     | Updated the minimum and maximum values for V <sub>CCH_GXB[L,R]</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Bonded Configuration" table.                                                                          |
|                     | Updated the minimum and maximum values for V <sub>CCH_GXB[L,R]</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devic<br>in a Non-Bonded Configuration" table.                                                                           |
|                     | Updated the minimum and maximum values for V <sub>CCH_GXB[L,R]</sub> in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devic<br>in a Bonded Configuration" table.                                                                               |
|                     | Changed the minimum, typical, and maximum values for V <sub>CCT_GXB[L,R]</sub> and V <sub>CCR_GXB[L,R]</sub> for datarates > 17.4 Gbps to 28.3 Gbps in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devices in a Bonded Configuration" table. |
|                     | Changed the footnote for the minimum value of the Input Reference Clock Frequency (fPLL PLL) symbol in the "L-Tile Reference Clock Specifications table.                                                                                                                        |
|                     | Changed the minimum and maximum frequencies and added a Modes column to the "L-Tile Fractional PLL Performance" table.                                                                                                                                                          |
|                     | Changed the minimum and maximum frequencies and added a Modes column to the "H-Tile Fractional PLL Performance" table.                                                                                                                                                          |
|                     | Changed the minimum supported output frequency in the "L-Tile CMU PLL Performance" table.                                                                                                                                                                                       |
|                     | Added a footnote to the Transmitter REFCLK Phase Jitter (100 MHz) specification in the "L-Tile Reference Clock Specifications" table.                                                                                                                                           |
|                     | Added a footnote to the Transmitter REFCLK Phase Noise (800 MHz) specification in the "H-Tile Reference Clock Specifications" table.                                                                                                                                            |
|                     | Removed the DC coupling description from the VICM symbol in the "L-Tile Receiver Specifications" table.                                                                                                                                                                         |
|                     | • Added a footnote to the $V_{OD}$ Setting column in the "L-Tile Typical Transmitter $V_{OD}$ Settings" table.                                                                                                                                                                  |
|                     | Added a footnote to the GXT channels for transceiver speed grade -1 in the "Intel Stratix 10 GX/SX H-Tile Transmitter and Receiver Datarate Performance" table.                                                                                                                 |
|                     | Changed the footnote for the minimum value of the Input Reference Clock Frequency (fPLL PLL) symbol in the "H-Tile Reference Clock Specifications table.                                                                                                                        |
|                     | Changed the maximum voltage for the V <sub>ID</sub> (before device configuration) parameter in the "H-Tile Receiver Specifications" table.                                                                                                                                      |
|                     | continued                                                                                                                                                                                                                                                                       |



| Document<br>Version | Changes                                                                                                                                                                                                                                                          |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Removed DC coupling support from the V <sub>ICM</sub> parameter in the "H-Tile Receiver Specifications" table.                                                                                                                                                   |
|                     | Added a footnote to the V <sub>oD</sub> Setting column in the "H-Tile Typical Transmitter V <sub>oD</sub> Settings" table.                                                                                                                                       |
|                     | Changed the VICM (AC Coupled) typical value in the "H-Tile Reference Clock Specifications" table.                                                                                                                                                                |
|                     | • Updated the programmable clock routing specification for -1 speed grade in the Clock Tree Performance for Intel Stratix 10 Devices table.                                                                                                                      |
|                     | Updated the Fractional PLL Specifications for Intel Stratix 10 Devices table.                                                                                                                                                                                    |
|                     | <ul> <li>Updated f<sub>VCO</sub> specifications.</li> </ul>                                                                                                                                                                                                      |
|                     | <ul> <li>Removed t<sub>PLL PSERR</sub> specifications.</li> </ul>                                                                                                                                                                                                |
|                     | Updated the Memory Block Performance Specifications for Intel Stratix 10 Devices table.                                                                                                                                                                          |
|                     | <ul> <li>Added the specifications for the "Simple dual-port with ECC and optional pipeline registers enabled, with the read-during-write option set to Old Data, 512 × 32" mode in the M20K block.</li> </ul>                                                    |
|                     | <ul> <li>Updated the specifications for eSRAM.</li> </ul>                                                                                                                                                                                                        |
|                     | • Updated specifications in the External Temperature Sensing Diode Specifications for Intel Stratix 10 Devices table.                                                                                                                                            |
|                     | Updated the Internal Voltage Sensor Specifications for Intel Stratix 10 Devices table.                                                                                                                                                                           |
|                     | • Removed the note on pending silicon characterization in the High-Speed I/O Specifications for Intel Stratix 10 Devices table.                                                                                                                                  |
|                     | Added the following tables:                                                                                                                                                                                                                                      |
|                     | <ul> <li>Memory Standards Supported by the Hard Memory Controller for Intel Stratix 10 Devices</li> </ul>                                                                                                                                                        |
|                     | <ul> <li>Memory Standards Supported by the Soft Memory Controller for Intel Stratix 10 Devices</li> </ul>                                                                                                                                                        |
|                     | — Memory Standards Supported by the HPS Hard Memory Controller for Intel Stratix 10 Devices                                                                                                                                                                      |
|                     | • Removed the note to the DLL reference clock input specification in the DLL Frequency Range Specifications for Intel Stratix 10 Devices table.                                                                                                                  |
|                     | • Removed the Memory Output Clock Jitter Specifications for Intel Stratix 10 Devices table. Stated that the clock jitter is within the JEDEC specification                                                                                                       |
|                     | • Updated T <sub>RS_RT</sub> specification in the OCT Calibration Block Specifications for Intel Stratix 10 Devices table.                                                                                                                                       |
|                     | • Updated the note to SDRAM interconnect frequency in the Maximum HPS Clock Frequencies for Intel Stratix 10 Devices table.                                                                                                                                      |
|                     | Added HPS Internal Oscillator Frequency specifications.                                                                                                                                                                                                          |
|                     | • Updated the minimum specification for clock input accuracy in the HPS PLL Input Requirements for Intel Stratix 10 Devices table.                                                                                                                               |
|                     | • Updated the minimum specifications for T <sub>d</sub> , T <sub>su</sub> , and T <sub>h</sub> in the <i>HPS USB 2.0 Transceiver Macrocell Interface Plus (UTMI+) Low Pin Interface (ULPI)</i><br><i>Timing Requirements for Intel Stratix 10 Devices</i> table. |
|                     | • Updated specifications in the HPS Programmable I/O Delay for Intel Stratix 10 Device table.                                                                                                                                                                    |
|                     | continued                                                                                                                                                                                                                                                        |

S10-DATASHEET | 2020.05.22



| Document<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | <ul> <li>Removed Preliminary tags for the following tables: <ul> <li>HPS PLL Input Requirements for Intel Stratix 10 Devices</li> <li>HPS PLL Performance for Intel Stratix 10 Devices</li> <li>HPS PLL Performance for Intel Stratix 10 Devices</li> <li>HPS USB 2.0 Transceiver Macrocell Interface Plus (UTMI+) Low Pin Interface (ULPI) Timing Requirements for Intel Stratix 10 Devices</li> <li>HPS 1<sup>2</sup>C Timing Requirements for Intel Stratix 10 Devices</li> <li>HPS GPID Interface</li> <li>HPS GPID Interface</li> <li>HPS Programable I/O Delay for Intel Stratix 10 Devices</li> <li>Removed information on NAND configuration mode.</li> <li>Removed the NAND Configuration Timing section for Intel Stratix 10 Devices table.</li> <li>Removed the MAND Configuration Timing section for NAND mode.</li> <li>Updated the note to clock input frequency in the External Configuration Clock Source (OSC_CLK_1) Clock Input Requirements table.</li> <li>Added description in the SD/MMC Timing Parameters for Intel Stratix 10 Devices table.</li> <li>Removed the statement stating that the maximum configuration time does not exceed 2× of the minimum configuration time in the Maximum Configuration Time section.</li> <li>Updated the specifications for fast and slow models in the Programmable IOE Delay for Intel Stratix 10 Devices table.</li> <li>Removed the statement stating that the maximum configuration time does not exceed 2× of the minimum configuration time in the Maximum Configuration Time section.</li> <li>Updated the specifications for fast and slow models in the Programmable IOE Delay for Intel Stratix 10 Devices table.</li> <li>Finalized the data for the Intel Stratix 10 GX variant (L-Tile).</li> <li>Changed the input reference clock frequency (CMU PLL) minimum specification in the "L-Tile Reference Clock Specifications" table.</li> </ul> </li> <li>Changed the input reference clock frequency (CMU PLL) minimum specification in the "H-Tile Reference Clock Specifications" table.</li> </ul> |
| 2018.04.06          | <ul> <li>Made the following changes:</li> <li>Added notes to I<sub>OUT</sub> specification in the Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Updated the AS Timing Parameters for Intel Stratix 10 Devices table.</li> <li>Updated the specifications for T<sub>Clk</sub>, T<sub>dcsfrs</sub>, T<sub>dcsfrs</sub>, T<sub>dcsfrs</sub>, and T<sub>do</sub>.</li> <li>Removed the T<sub>ext_skew</sub> specifications.</li> <li>Updated the note for T<sub>ext_delay</sub>.</li> <li>Removed footnote to sampling rate in the Internal Voltage Sensor Specifications for Intel Stratix 10 Devices table.</li> <li>Updated the specifications for t<sub>SDCLKP</sub>, t<sub>SU</sub>, and t<sub>H</sub> in the SD/MMC Timing Parameters for Intel Stratix 10 Devices table.</li> <li>Updated the compressed configuration bit stream sizes in the Configuration Bit Stream Sizes table.</li> <li>Updated the Maximum Configuration Time Estimation for Intel Stratix 10 Devices tables.</li> <li>Changed the table title from "Minimum Configuration Time Estimation" to "Maximum Configuration Time Estimation".</li> <li>Updated the specifications.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Intel<sup>®</sup> Stratix<sup>®</sup> 10 Device Datasheet





| Document<br>Version | Changes                                                                                                                                                                                                             |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2017.12.15          | Made the following changes:                                                                                                                                                                                         |
|                     | • Added the Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Non-Bonded Configuration table.                                                                            |
|                     | • Added the Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L-Tile Devices in a Bonded Configuration table.                                                                                |
|                     | • Added the Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devices in a Non-Bonded Configuration table.                                                                                  |
|                     | • Added the Transceiver Power Supply Operating Conditions for Intel Stratix 10 H-Tile Devices in a Bonded Configuration table.                                                                                      |
|                     | • Removed the Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L- and H-Tile Devices table.                                                                                                 |
|                     | • Removed the L-Tile Transmitter and Receiver Data Rate Performance, VCCR_GXB and VCCT_GXB Specifications table.                                                                                                    |
|                     | Added the Intel Stratix 10 GX/SX L-Tile Transmitter and Receiver Datarate Performance table.                                                                                                                        |
|                     | Added the Intel Stratix 10 GX/SX H-Tile Transmitter and Receiver Datarate Performance table.                                                                                                                        |
|                     | Removed the H-Tile Transmitter and Receiver Data Rate Performance, VCCR_GXB and VCCT_GXB Specifications table                                                                                                       |
|                     | Added note to the Maximum" column in the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX L- and H-Tile Devices— Preliminary table.                                                        |
|                     | • Removed the Minimum differential eye opening at receiver serial input pins specification from the "L-Tile Receiver Specifications" table.                                                                         |
|                     | Updated Absolute Maximum Ratings for Intel Stratix 10 Devices table.                                                                                                                                                |
|                     | - Updated $T_{STG}$ minimum specifications from -65°C to -55°C.                                                                                                                                                     |
|                     | <ul> <li>Added V<sub>I</sub> specifications.</li> </ul>                                                                                                                                                             |
|                     | • Added -2 transceiver speed grade, the t <sub>ARESET</sub> , and the t <sub>LOCK</sub> specification to the "L-Tile ATX PLL Performance" table.                                                                    |
|                     | Added the t <sub>ARESET</sub> and t <sub>LOCK</sub> specifications to the "L-Tile Fractional PLL Performance" table.                                                                                                |
|                     | Added the t <sub>ARESET</sub> and t <sub>LOCK</sub> specifications to the "L-Tile CMU PLL Performance" table.                                                                                                       |
|                     | Changed the Channel Span definition in the "L-Tile Transceiver Clock Network Maximum Data Rate Specifications" table.                                                                                               |
|                     | Removed the VOCM (DC coupled) specification from the "L-Tile Transmitter Specifications" table.                                                                                                                     |
|                     | Added the xN clock mode to the "L-Tile Transmitter Channel-to-channel Skew Specifications" table.                                                                                                                   |
|                     | Added the xN clock mode to the "H-Tile Transmitter Channel-to-channel Skew Specifications" table.                                                                                                                   |
|                     | Added the t <sub>LOCK</sub> and t <sub>ARESET</sub> specifications to the "H-Tile ATX PLL Performance" table.                                                                                                       |
|                     | Added the t <sub>LOCK</sub> and t <sub>ARESET</sub> specifications to the "H-Tile Fractional PLL Performance" table.                                                                                                |
|                     | Added the t <sub>LOCK</sub> and t <sub>ARESET</sub> specifications to the "H-Tile CMU PLL Performance" table.                                                                                                       |
|                     | Removed the Minimum differential eye opening at receiver serial input pins specification from the "H-Tile Receiver Specifications" table.                                                                           |
|                     | <ul> <li>Split LVDS I/O and 3 V I/O specifications in Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices table into two separate tables.<br/>Updated the LVDS I/O specifications.</li> </ul> |
|                     | Added Intel Stratix 10 Devices Overshoot Duration figure and description.                                                                                                                                           |
|                     | Updated Recommended Operating Conditions for Intel Stratix 10 Devices table.                                                                                                                                        |
|                     | - Updated V <sub>CCIO UIB</sub> specifications.                                                                                                                                                                     |
|                     | <ul> <li>Updated note to minimum and maximum columns.</li> </ul>                                                                                                                                                    |
|                     | - Changed the symbol from $V_{CCM}$ to $V_{CCM_{WORD}}$ .                                                                                                                                                           |
|                     | continued                                                                                                                                                                                                           |



| Document<br>Version | Changes                                                                                                                                                   |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | • Added specifications for $V_{CCIO} = 2.5$ V in the following tables:                                                                                    |
|                     | <ul> <li>Bus Hold Parameters for Intel Stratix 10 Devices</li> </ul>                                                                                      |
|                     | — Internal Weak Pull-Up Resistor Values for Intel Stratix 10 Devices                                                                                      |
|                     | Updated specifications in OCT Calibration Accuracy Specifications for Intel Stratix 10 Devices table.                                                     |
|                     | Updated specifications in OCT Without Calibration Resistance Tolerance Specifications for Intel Stratix 10 Devices table.                                 |
|                     | <ul> <li>Added specifications for V<sub>CCIO</sub> = 3.0, 2.5</li> </ul>                                                                                  |
|                     | - Updated specifications for $V_{CCIO} = 1.8, 1.5, 1.2$                                                                                                   |
|                     | Added the following specifications in Single-Ended I/O Standards Specifications for Intel Stratix 10 Devices table.                                       |
|                     | - 2.5 V I/O standard                                                                                                                                      |
|                     | <ul> <li>Schmitt trigger input</li> </ul>                                                                                                                 |
|                     | Updated SSTL-125 and SSTL-135 I/O standards in Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Intel Stratix 10 Devices table. |
|                     | Added specifications for SSTL-12 I/O standard in the following tables:                                                                                    |
|                     | — Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Intel Stratix 10 Devices                                                     |
|                     | — Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Intel Stratix 10 Devices                                                      |
|                     | <ul> <li>— Differential SSTL I/O Standards Specifications for Intel Stratix 10 Devices</li> </ul>                                                         |
|                     | Updated the Fractional PLL Specifications for Intel Stratix 10 Devices table.                                                                             |
|                     | <ul> <li>Updated t<sub>PLL_PSERR</sub> specifications.</li> </ul>                                                                                         |
|                     | <ul> <li>Updated t<sub>LOCK</sub> description.</li> </ul>                                                                                                 |
|                     | <ul> <li>Removed t<sub>ARESET</sub> specifications.</li> </ul>                                                                                            |
|                     | Updated t <sub>OUTDUTY</sub> in the I/O PLL Specifications for Intel Stratix 10 Devices table.                                                            |
|                     | Updated Internal Temperature Sensing Diode Specifications for Intel Stratix 10 Devices table.                                                             |
|                     | <ul> <li>Added note for temperature range.</li> </ul>                                                                                                     |
|                     | <ul> <li>Updated conversion time from &lt; 5 ms to &lt; 1 ms.</li> </ul>                                                                                  |
|                     | <ul> <li>Removed "Resolution" and "Minimum Resolution with no Missing Codes" specifications.</li> </ul>                                                   |
|                     | Updated High-Speed I/O Specifications for Intel Stratix 10 Devices table.                                                                                 |
|                     | <ul> <li>Updated Transmitter—TCCS specifications from 150 ps to 330 ps.</li> </ul>                                                                        |
|                     | <ul> <li>Updated Sampling Window specifications from 300 ps to 330 ps.</li> </ul>                                                                         |
|                     | <ul> <li>Updated SERDES factor J = 3 maximum data rate for transmitter and receiver.</li> </ul>                                                           |
|                     | Updated from 0.35 to 0.28 for the following:                                                                                                              |
|                     | <ul> <li>LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications for a Data Rate Equal to 1.6 Gbps</li> </ul>                                        |
|                     | <ul> <li>LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.6 Gbps</li> </ul>                                                     |
|                     | Updated DLL reference clock input specifications in DLL Frequency Range Specifications for Intel Stratix 10 Devices table.                                |
|                     | Updated T <sub>do</sub> minimum specification from 0 ns to −1 ns in AS Timing Parameters for Intel Stratix 10 Devices table.                              |
|                     | • Updated minimum specifications for t <sub>H</sub> from 0 ns to −1 ns in SD/MMC Timing Parameters for Intel Stratix 10 Devices table.                    |
|                     | continued                                                                                                                                                 |



| <ul> <li>Updated Configuration Bit Stream Sizes for Intel Stratix 10 Devices table.</li> <li>Added specifications for Intel Stratix 10 TX and MX devices.</li> <li>Updated Minimum Configuration Time Estimation for Intel Stratix 10 Devices tables.</li> <li>Added onte to NATY 38, NXT 51(5, and NXT 32.</li> <li>Updated specifications for Intel Stratix 10 TX and MX devices.</li> <li>Added specifications for Intel Stratix 10 TX and MX devices.</li> <li>Added specifications for Intel Stratix 10 TX and MX devices.</li> <li>Added the following tables:         <ul> <li>External Temperature Sensing Dide Specifications for Intel Stratix 10 Devices</li> <li>General Configuration Timing Specifications for Intel Stratix 10 Devices</li> <li>General Configuration Timing Specifications for Intel Stratix 10 Devices</li> <li>Howed the specifications from Avaion-5T Timing Parameters for x8, x16, and x32 Configurations in Intel Stratix 10 Devices table.</li> <li>Programmable IOE Delay for Intel Stratix 10 Devices</li> </ul> </li> <li>Clarified reference clock specifications in "HDL Range Specifications"         <ul> <li>Clarified description for VCCEBAU in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Updated description for VCCEBAU in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Updated description for VCCEBAU in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Updated description for VCCEBAU in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Updated description for VCCEBAU in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Updated Acce, VCC, and VCCCAU specifications.</li> <li>Updated description for VCCEBAU in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Updated VCC, VCCC, and VCCCAU specifica</li></ul></li></ul>                                                                                                   | Document<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Clarified DLL operating frequency range in "DLL Range Specifications"</li> <li>Clarified reference clock specifications in "HPS SPI Timing Characteristics"</li> <li>Made the following changes:         <ul> <li>Updated description for V<sub>CCERAM</sub> in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Added Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices table.</li> <li>Updated Recommended Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated Recommended Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated V<sub>CCI</sub>, V<sub>CCIO</sub>, and V<sub>CCEMAT</sub> specifications.</li> <li>Updated description for V<sub>CCERAM</sub> and V<sub>CCIO_UIB</sub>.</li> <li>Added Vocm specifications.</li> <li>Updated description for V<sub>CCERAM</sub> and V<sub>CCIO_UIB</sub>.</li> <li>Added Voctonets to t<sub>AMP</sub> and V suffix speed grades.</li> <li>Removed table: Temperature Compensation for SmartVID for Intel Stratix 10 Devices. Moved the table to the Intel Stratix 10 Power Management User Guide.</li> <li>Updated HPS Power Supply Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated HPS Power Supply Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated footnote to Io<sub>L</sub> and Io<sub>H</sub> in Single-Ended I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Updated footnote to Io<sub>L</sub> and Io<sub>H</sub> in Single-Ended I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Updated Inferential I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Updated Device table.</li> <li>Updated Device to Io<sub>L</sub> and Io<sub>H</sub> in Single-Ended I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Updated Differential I/O Standards Specifications for Intel Stratix 10 Devices table.</li></ul></li></ul> |                     | <ul> <li>Added IOCSR bit stream sizes.</li> <li>Added specifications for Intel Stratix 10 TX and MX devices.</li> <li>Updated <i>Minimum Configuration Time Estimation for Intel Stratix 10 Devices</i> tables.</li> <li>Added note to AVST ×8, AVST ×16, and AVST ×32.</li> <li>Updated specifications for NAND.</li> <li>Added specifications for Intel Stratix 10 TX and MX devices.</li> <li>Added the following tables:</li> <li><i>External Temperature Sensing Diode Specifications for Intel Stratix 10 Devices</i></li> <li>General Configuration Timing Specifications for Intel Stratix 10 Devices</li> <li>Moved t<sub>ST0</sub> specifications from Avalon-ST Timing Parameters for ×8, ×16, and ×32 Configurations in Intel Stratix 10 Devices table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <ul> <li>Updated description for V<sub>CCERAM</sub> in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Added Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices table.</li> <li>Updated Recommended Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated V<sub>CC</sub>, V<sub>CCIO</sub>, and V<sub>CCBAT</sub> specifications.</li> <li>Updated symbol from V<sub>CCEPUSE_SDM</sub> to V<sub>CCFUSEWR_SDM</sub>.</li> <li>Updated description for V<sub>CCERAM</sub> and V<sub>CCIO_UIB</sub>.</li> <li>Added footnotes to t<sub>RAMP</sub> and V suffix speed grades.</li> <li>Removed table: Temperature Compensation for SmartVID for Intel Stratix 10 Devices. Moved the table to the Intel Stratix 10 Power Management User Guide.</li> <li>Updated HPS Power Supply Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated V<sub>CCL,HPS</sub> and V<sub>CCPLIDE_HPS</sub> specifications.</li> <li>Updated V<sub>CCL,HPS</sub> and V<sub>CCPLIDE_HPS</sub> specifications.</li> <li>Updated footnote to I<sub>QL</sub> and I<sub>QH</sub> in Single-Ended I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Updated Differential I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Updated Differential I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Changed D<sub>MAX</sub> to data rate.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2017.08.04          | Clarified DLL operating frequency range in "DLL Range Specifications"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2017.05.08          | <ul> <li>Updated description for V<sub>CCERAM</sub> in Absolute Maximum Ratings for Intel Stratix 10 Devices table.</li> <li>Added Maximum Allowed Overshoot During Transitions for Intel Stratix 10 Devices table.</li> <li>Updated Recommended Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated Recommended Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated V<sub>CC</sub>, V<sub>CCIO</sub>, and V<sub>CCBAT</sub> specifications.</li> <li>Updated description for V<sub>CCERAM</sub> and V<sub>CCIO_UBE</sub>.</li> <li>Added V<sub>CCM</sub> specifications.</li> <li>Added footnotes to t<sub>RAMP</sub> and V suffix speed grades.</li> <li>Removed table: Temperature Compensation for SmartVID for Intel Stratix 10 Devices. Moved the table to the Intel Stratix 10 Power Management User Guide.</li> <li>Updated HPS Power Supply Operating Conditions" section.</li> <li>Updated HPS Power Supply Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated HPS Power Supply Operating Conditions for Intel Stratix 10 Devices table.</li> <li>Updated footnote for SmartVID.</li> <li>Updated Differential I/O Standards Specifications for Intel Stratix 10 Devices table.</li> <li>Changed D<sub>MAX</sub> to data rate.</li> <li>Added a note to V<sub>OD</sub>.</li> </ul> |



| Document<br>Version | Changes                                                                                                                                                                                |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | Updated t <sub>OUTPJ_DC</sub> and t <sub>OUTCCJ_DC</sub> specifications in I/O PLL Specifications for Intel Stratix 10 Devices.                                                        |
|                     | Changed the units of measure for the minimum frequency in the "L-Tile CMU PLL Performance" table.                                                                                      |
|                     | Changed the units of measure for the minimum frequency in the "H-Tile CMU PLL Performance" table.                                                                                      |
|                     | Updated t <sub>INCCJ</sub> specification for F <sub>REF</sub> < 100 MHz in the following tables:                                                                                       |
|                     | <ul> <li>Fractional PLL Specifications for Intel Stratix 10 Devices</li> </ul>                                                                                                         |
|                     | <ul> <li>I/O PLL Specifications for Intel Stratix 10 Devices</li> </ul>                                                                                                                |
|                     | Added footnote to the following modes in DSP Block Performance Specifications for Intel Stratix 10 Devices table:                                                                      |
|                     | <ul> <li>Fixed-point 27 × 27 multiplication mode</li> </ul>                                                                                                                            |
|                     | <ul> <li>Fixed-point 18 × 18 multiplier adder mode</li> </ul>                                                                                                                          |
|                     | <ul> <li>Fixed-point 18 × 18 multiplier adder summed with 36-bit input mode</li> </ul>                                                                                                 |
|                     | Updated soft CDR mode specifications in High-Speed I/O Specifications for Intel Stratix 10 Devices table.                                                                              |
|                     | Added POR specifications.                                                                                                                                                              |
|                     | Updated T <sub>do</sub> maximum specification in AS Timing Parameters for Intel Stratix 10 Devices table.                                                                              |
|                     | Updated notes in Avalon-ST Configuration Timing Diagram.                                                                                                                               |
|                     | Added description in NAND ONFI 1.0 Mode 0-5 Timing Requirements for Intel Stratix 10 Devices table.                                                                                    |
|                     | Updated t <sub>SU</sub> , t <sub>H</sub> , and t <sub>d</sub> specifications in SD/MMC Timing Parameters for Intel Stratix 10 Devices table.                                           |
|                     | Updated table title from "Initialization Clock Source Option and the Maximum Frequency for Intel Stratix 10 Devices" to "Initialization Time for Intel Stratix 10 Devices".            |
|                     | • Updated description in Configuration Bit Stream Sizes for Intel Stratix 10 Devices to mention that the actual sizes may be equal or smaller than the bit stream sizes in this table. |
|                     | Updated description in Minimum Configuration Time Estimation section.                                                                                                                  |
|                     | • Removed AS ×1 specifications in Minimum Configuration Time Estimation for Intel Stratix 10 Devices (AS, NAND, and SD/MMC) table.                                                     |
|                     | Added Glossary.                                                                                                                                                                        |
|                     | Removed PowerPlay text from tool name.                                                                                                                                                 |
| 2017.02.17          | Made the following changes:                                                                                                                                                            |
|                     | Added the "Transceiver Power Supply Operating Conditions for Intel Stratix 10 GX/SX E-Tile Devices" table.                                                                             |
|                     | Added the "E-Tile Transceiver Performance Specifications" section.                                                                                                                     |
|                     | Added the "Transceiver Performance forIntel Stratix 10 E-Tile Devices" section.                                                                                                        |
|                     | Added the "Transceiver Reference Clock Specifications" section.                                                                                                                        |
|                     | Added the "Transmitter Specifications for Intel Stratix 10 E-Tile Devices" section.                                                                                                    |
|                     | continued                                                                                                                                                                              |



| Document<br>Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | <ul> <li>Added the "Receiver Specifications for Intel Stratix 10 E-Tile Devices" section.</li> <li>Updated the "AS Timing Parameters for Intel Stratix 10 Devices" table.</li> <li>Updated T<sub>dcsfrs</sub> and T<sub>dcsfst</sub>.</li> <li>Added T<sub>ext_delay</sub> and T<sub>ext_skew</sub>.</li> <li>Removed T<sub>su</sub> and T<sub>h</sub>.</li> <li>Updated AS Configuration Serial Input Timing Diagram.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                         |
| 2016.12.09          | <ul> <li>Made the following changes:</li> <li>Changed the max t<sub>LTR</sub> value and unit of measure in the "L-Tile Receiver Specifications" table.</li> <li>Made the following changes to the "Transceiver Clocks Specifications for Stratix 10 GX/SX L-Tile Devices" table: <ul> <li>Changed the value of the reconfig_clk signal</li> <li>Added a new footnote to the GX channel</li> <li>Changed the minimum values for the GXT channel</li> </ul> </li> <li>Changed the max t<sub>LTR</sub> value and unit of measure in the "H-Tile Receiver Specifications" table.</li> <li>Removed the QPI footnote from the "H-Tile Transmitter Specifications" table.</li> <li>Changed the value of the reconfig_clk signal in the "Transceiver Clocks Specifications for Stratix 10 GX/SX H-Tile Devices" table.</li> </ul> |
| 2016.10.31          | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |