# 1:4 LVDS Fanout Buffer with 2-Input Multiplexer for 1PPS Applications

# 8V34S204

# DATA SHEET

## **General Description**

The 8V34S204 is a differential 1:4 LVDS fanout buffer with a 2:1 input multiplexer. The device accepts DC to 250MHz clock and data signals and is designed for 1Hz clock /1PPS, 2kHz and 8kHz signal distribution. Controlled by the input mode selection pin, the differential input stages accept both rectangular or sinusoidal signals. The 8V34S204 also provides level translated LVCMOS/LVTTL outputs which are copies of the individual differential inputs CLKA and CLKB. The propagation delay of the device is very low, providing an ideal solution for clock distribution circuits with tight phase alignment requirements. The multiplexer select pin (SEL) allows to select one out of two input signals, which is copied to the four differential outputs.

## **Features**

- Designed for 1PPS, 2kHz, 8kHz and 10MHz GPS clock signal distribution
- High speed 1:4 LVDS fanout buffer
- Four differential LVDS output pairs
- 2:1 input multiplexer
- Two selectable differential inputs accept LVDS and LVPECL signals
- · Accepts rectangular and sinusoidal input signals
- Two input monitoring outputs (LVCMOS)
- Max Output frequency: 250MHz
- Additive phase jitter, RMS; 12kHz to 20MHz: = 65fs at 156.25MHz (typical)
- · Part-to-part skew: 200ps (maximum)
- Propagation delay (differential outputs): 350ps (typical)
- Full 2.5V and 3.3V voltage supply
- -40°C to 85°C ambient operating temperature
- Lead-free 24-lead VFQFN (RoHS 6/6) packaging



# **Pin Assignment**



1

# Pin Description and Pin Characteristic Tables

### Table 1. Pin Descriptions<sup>1</sup>

| Number | mber Name Type De  |        | Туре                | Description                                                                |
|--------|--------------------|--------|---------------------|----------------------------------------------------------------------------|
| 1      | CLKA               | Input  | Pulldown            | Non-inverting differential clock input.                                    |
| 2      | nCLKA              | Input  | Pullup/<br>Pulldown | Inverting differential clock input. $V_{DD}/2$ default when left floating. |
| 3      | MODE               | Input  | Pulldown            | Input mode pin. See Table 3B. LVCMOS/LVTTL interface levels.               |
| 4      | SEL                | Input  | Pulldown            | Input selection pin. See Table 3A. LVCMOS/LVTTL interface levels.          |
| 5      | CLKB               | Input  | Pulldown            | Non-inverting differential clock input.                                    |
| 6      | nCLKB              | Input  | Pullup/<br>Pulldown | Inverting differential clock input. $V_{DD}/2$ default when left floating. |
| 7      | SVS                | Input  | Pulldown            | Supply Voltage Select. See Table 3C. LVCMOS/LVTTL interface levels.        |
| 8      | V <sub>DDO_B</sub> | Power  |                     | Output supply pin for the QB output.                                       |
| 9      | QB                 | Output |                     | Single-ended output clock. LVCMOS/LVTTL interface levels.                  |
| 10     | GND                | Power  |                     | Power supply ground.                                                       |
| 11     | V <sub>DD</sub>    | Power  |                     | Power supply pins for the device core.                                     |
| 12     | Q0                 | Output |                     | Differential output pair. LVDS interface levels.                           |
| 13     | nQ0                | Output |                     | Differential output pair. LVDS interface levels.                           |
| 14     | Q1                 | Output |                     | Differential output pair. LVDS interface levels.                           |
| 15     | nQ1                | Output |                     | Differential output pair. LVDS interface levels.                           |
| 16     | Q2                 | Output |                     | Differential output pair. LVDS interface levels.                           |
| 17     | nQ2                | Output |                     | Differential output pair. LVDS interface levels.                           |
| 18     | Q3                 | Output |                     | Differential output pair. LVDS interface levels.                           |
| 19     | nQ3                | Output |                     | Differential output pair. LVDS interface levels.                           |
| 20     | V <sub>DD</sub>    | Power  |                     | Power supply pins for the device core.                                     |
| 21     | GND                | Power  |                     | Power supply ground.                                                       |
| 22     | QA                 | Output |                     | Single-ended output clock. LVCMOS/LVTTL interface levels.                  |
| 23     | V <sub>DDO_A</sub> | Power  |                     | Output supply pin for the QA output.                                       |
| 24     | GND                | Power  |                     | Power supply ground.                                                       |

NOTE: 1. Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### **Table 2. Pin Characteristics**

| Symbol                | Parameter                                        |        | Test Conditions                               | Minimum | Typical | Maximum | Units |
|-----------------------|--------------------------------------------------|--------|-----------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance                                |        | MODE, SEL, SVS                                |         | 2       |         | pF    |
| R <sub>PULLDOWN</sub> | Pulldown Resistor                                |        |                                               |         | 50      |         | kΩ    |
| R <sub>PULLUP</sub>   | Pullup Resistor                                  |        |                                               |         | 50      |         | kΩ    |
|                       | Power Dissipation<br>Capacitance<br>(per output) | QA, QB | $V_{DD}$ , $V_{DDO_A}$ , $V_{DDO_B}$ = 3.465V |         | 6       |         | pF    |
| C <sub>PD</sub>       |                                                  | QA, QB | $V_{DD}, V_{DDO_A}, V_{DDO_B} = 2.625V$       |         | 6       |         | pF    |
| D                     | Outrast lange days as                            | QA, QB | $V_{DDO_A}, V_{DDO_B} = 3.3V \pm 5\%$         |         | 24      |         | Ω     |
| R <sub>OUT</sub>      | Output Impedance                                 | QA, QB | $V_{DDO_A}, V_{DDO_B} = 2.5V \pm 5\%$         |         | 28      |         | Ω     |

## **Function Tables**

#### Table 3A. Input Selection Function Table

| Input       | Outputs |      |      |  |  |  |
|-------------|---------|------|------|--|--|--|
| SEL         | Q0-Q3   | QA   | QB   |  |  |  |
| 0 (default) | CLKA    | CLKA | CLKB |  |  |  |
| 1           | CLKB    | CLKA | CLKB |  |  |  |

## Table 3B. Input Mode Function Table<sup>1</sup>

| Input       | Operation                         |
|-------------|-----------------------------------|
| MODE        | CLKA, CLKB                        |
| 0 (default) | Inputs accept rectangular signals |
| 1           | Inputs accept sinusoidal signals  |

NOTE: 1. Use a rectangular wave input for inputs with edge rate greater than 1V/ns.

#### Table 3C. Supply Voltage Select Function Table

| Input       | Operation                                                   |
|-------------|-------------------------------------------------------------|
| SVS         | Supply Voltage                                              |
| 0 (default) | Set to logic 0 when $V_{DD} = V_{DDO_A} = V_{DDO_B} = 2.5V$ |
| 1           | Set to logic 1 when $V_{DD} = V_{DDO_A} = V_{DDO_B} = 3.3V$ |

# Absolute Maximum Ratings

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                                  | Rating                          |
|-----------------------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>                                       | 4.6V                            |
| Inputs, V <sub>I</sub>                                                | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVDS)<br>Continuous Current<br>Surge Current | 10 mA<br>15 mA                  |
| Outputs, I <sub>O</sub> (LVCMOS)                                      | -0.5V to V <sub>DD</sub> + 0.5V |
| Maximum Junction Temperature, T <sub>J, MAX</sub>                     | 125°C                           |
| Storage Temperature, T <sub>STG</sub>                                 | -65°C to 150°C                  |
| ESD - Human Body Model, NOTE 1                                        | 2000V                           |
| ESD - Charged Device Model, NOTE 1                                    | 500V                            |

NOTE 1. According to JEDEC/JESD 22-A114/22-C101.

## **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO_A} = V_{DDO_B} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                                     | Parameter             | Test Conditions      | Minimum | Typical | Maximum | Units |
|--------------------------------------------|-----------------------|----------------------|---------|---------|---------|-------|
| V <sub>DD</sub>                            | Power Supply Voltage  |                      | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDO_A,</sub><br>V <sub>DDO_B</sub>  | Output Supply Voltage |                      | 3.135   | 3.3     | 3.465   | V     |
| I <sub>DD</sub>                            | Power Supply Current  |                      |         | 93      | 108     | mA    |
| I <sub>DDO_A</sub> +<br>I <sub>DDO_B</sub> | Output Supply Current | Outputs Unterminated |         | 6       | 8       | mA    |

## Table 4B. Power Supply DC Characteristics, $V_{DD} = V_{DDO\_A} = V_{DDO\_B} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol                                     | Parameter             | Test Conditions      | Minimum | Typical | Maximum | Units |
|--------------------------------------------|-----------------------|----------------------|---------|---------|---------|-------|
| V <sub>DD</sub>                            | Power Supply Voltage  |                      | 2.375   | 2.5     | 2.625   | V     |
| V <sub>DDO_A,</sub><br>V <sub>DDO_B</sub>  | Output Supply Voltage |                      | 2.375   | 2.5     | 2.625   | v     |
| I <sub>DD</sub>                            | Power Supply Current  |                      |         | 90      | 102     | mA    |
| I <sub>DDO_A</sub> +<br>I <sub>DDO_B</sub> | Output Supply Current | Outputs Unterminated |         | 5       | 8       | mA    |

### Table 4C. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO\_A} = V_{DDO\_B}$ , 3.3V ±5%, $T_A = -40^{\circ}$ C to 85°C

| Symbol          | Parameter                         | Test Conditions            | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------------------|----------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage                |                            | 2.2     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage                 |                            | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current MODE, SEL, SVS | $V_{DD} = V_{IN} = 3.465V$ |         |         | 150                   | μA    |

| Symbol          | Parameter              |                | Test Conditions                  | Minimum | Typical | Maximum | Units |
|-----------------|------------------------|----------------|----------------------------------|---------|---------|---------|-------|
| I <sub>IL</sub> | Input Low Current      | MODE, SEL, SVS | $V_{DD} = 3.465 V, V_{IN} = 0 V$ | -10     |         |         | μA    |
| V <sub>OH</sub> | Output High<br>Voltage | QA, QB         | I <sub>OH</sub> = -8mA           | 2.6     |         |         | v     |
| V <sub>OL</sub> | Output Low<br>Voltage  | QA, QB         | I <sub>OL</sub> = 8mA            |         |         | 0.5     | v     |

#### Table 4C. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO\_A} = V_{DDO\_B}$ , 3.3V ±5%, $T_A = -40^{\circ}$ C to 85°C

## Table 4D. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO_A} = V_{DDO_B}$ , 2.5V ±5%, $T_A = -40^{\circ}$ C to 85°C

| Symbol          | Parameter              |                | Test Conditions                | Minimum | Typical | Maximum               | Units |
|-----------------|------------------------|----------------|--------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage     |                |                                | 1.8     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage      |                |                                | -0.3    |         | 0.6                   | V     |
| I <sub>IH</sub> | Input High Current     | MODE, SEL, SVS | $V_{DD} = V_{IN} = 2.625V$     |         |         | 150                   | μA    |
| IIL             | Input Low Current      | MODE, SEL, SVS | $V_{DD} = 2.625V, V_{IN} = 0V$ | -10     |         |                       | μA    |
| V <sub>OH</sub> | Output High<br>Voltage | QA, QB         | I <sub>OH</sub> = -8mA         | 1.8     |         |                       | V     |
| V <sub>OL</sub> | Output Low<br>Voltage  | QA, QB         | I <sub>OL</sub> = 8mA          |         |         | 0.5                   | V     |

#### Table 4E. Differential DC Characteristics, V<sub>DD</sub> = 3.3V $\pm$ 5% or V<sub>DD</sub> = 2.5V $\pm$ 5%, T<sub>A</sub> = -40°C to 85°C

| Symbol           | Parameter                                |                             | Test Conditions                                   | Minimum | Typical | Maximum               | Units |
|------------------|------------------------------------------|-----------------------------|---------------------------------------------------|---------|---------|-----------------------|-------|
| IIH              | Input High Current                       | CLKA, CLKB,<br>nCLKA, nCLKB | $V_{DD} = V_{IN} = 3.465 V \text{ or } 2.625 V$   |         |         | 150                   | μA    |
| I <sub>IL</sub>  | Input Low Current                        | CLKA, CLKB                  | $V_{DD} = 3.465V \text{ or } 2.625V, V_{IN} = 0V$ | -10     |         |                       | μA    |
|                  |                                          | nCLKA, nCLKB                | $V_{DD} = 3.465V \text{ or } 2.625V, V_{IN} = 0V$ | -150    |         |                       | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Voltage <sup>1</sup>        |                             |                                                   | 0.15    |         | 1.3                   | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage <sup>1 2</sup> |                             |                                                   | 1       |         | $V_{DD} - (V_{PP}/2)$ | V     |

NOTE: 1.  $V_{\rm IL}$  should not be less than -0.3V and  $V_{\rm IH}$  should not be higher than  $V_{\rm DD}.$ 

NOTE: 2. Common mode input voltage is defined at the crosspoint.

### Table 4F. LVDS Differential DC Characteristics, $V_{DD}$ = 3.3V $\pm 5\%,\,T_{A}$ = -40°C to $85^{\circ}C$

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 247     | 390     | 454     | mV    |
| ΔV <sub>OD</sub> | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.05    | 1.2     | 1.375   | V     |
| ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

| Symbol           | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>  | Differential Output Voltage      |                 | 247     | 390     | 454     | mV    |
| ΔV <sub>OD</sub> | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub>  | Offset Voltage                   |                 | 1.05    | 1.2     | 1.375   | V     |
| $\Delta V_{OS}$  | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

#### Table 4G. LVDS Differential DC Characteristics, $V_{DD} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

## **AC Electrical Characteristics**

Table 5. AC Characteristics,  $V_{DD} = V_{DDO\_A} = V_{DDO\_B} = 3.3V \pm 5\%$  or 2.5V  $\pm 5\%$ ,  $T_A = -40^{\circ}$ C to  $85^{\circ}$ C<sup>1</sup>

| Symbol                          | Parameter                                                                          |                                  | Test Conditions                                                                 | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------------------------------------------------------------|----------------------------------|---------------------------------------------------------------------------------|---------|---------|---------|-------|
| fout                            | Output Frequency                                                                   |                                  |                                                                                 |         |         | 250     | MHz   |
| $\Delta V / \Delta t$           | Input Edge Rate <sup>2</sup>                                                       | CLKA, CLKB                       | MODE = 0                                                                        | 1       |         |         | V/ns  |
| 4                               | Propagation Delay <sup>3</sup>                                                     | CLKA, CLKB to<br>Q[0-3], nQ[0-3] |                                                                                 | 230     | 350     | 430     | ps    |
| t <sub>PD</sub>                 | Propagation Delay <sup>4</sup>                                                     | CLKA, CLKB to<br>QA, QB          |                                                                                 | 1.00    | 1.31    | 1.72    | ns    |
| <i>t</i> jit(Ø)                 | Buffer Additive<br>Phase Jitter, RMS;<br>Refer to Additive<br>Phase Jitter Section | Q[0-3], nQ[0-3]                  | f <sub>OUT</sub> = 156.25MHz,<br>Integration Range:<br>12kHz – 20MHz,<br>MODE 0 |         | 65      | 100     | fs    |
| <i>tsk</i> (pp)                 | Part-to-Part Skew <sup>5 6</sup>                                                   | Q[0-3], nQ[0-3]                  |                                                                                 |         |         | 200     | ps    |
|                                 |                                                                                    | Q[0-3], nQ[0-3] <sup>7</sup>     |                                                                                 |         |         | 65      | ps    |
| <i>tsk</i> (o)                  | Output Skew <sup>6</sup>                                                           | QA-QB <sup>8</sup> ; NOTE 4B     |                                                                                 |         |         | 65      | ps    |
|                                 |                                                                                    | All outputs                      |                                                                                 |         |         | 1.3     | ns    |
| tok(n)                          | Pulse Skew <sup>9, 10</sup>                                                        | Q[0-3], nQ[0-3]                  |                                                                                 |         | 10      | 60      | ps    |
| <i>tsk</i> (p)                  | Fuise Skew?                                                                        | QA, QB                           |                                                                                 |         | 85      | 200     | ps    |
| + /+                            | Output Rise/                                                                       | QA, QB;                          | 20% to 80%                                                                      |         | 250     | 350     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Fall Time                                                                          | Q[0-3], nQ[0-3]                  | 20% to 80%                                                                      |         | 150     | 250     | ps    |
| MUXISOLATION                    | MUX Isolation <sup>11</sup>                                                        |                                  | f <sub>OUT</sub> = 100.00MHz,<br>V <sub>PP</sub> = 400mV                        |         | 40      |         | dB    |

NOTE: 1. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: 2. In MODE = 1 sinusoidal input signals are permitted and no minimum input edge rate specification applies.

NOTE: 3. Measured from the differential input crosspoint to the differential output crosspoint using an input with 50% duty cycle.

NOTE: 4. Measured from the differential input crosspoint to the output at VDDO\_X/2 using an input with 50% duty cycle.

NOTE: 5. Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoints.

NOTE: 6. This parameter is defined in accordance with JEDEC Standard 65.

NOTE: 7. Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoints.

NOTE: 8. Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at VDDO\_X/2 of the output.

NOTE: 9. Output pulse skew  $t_{SK(P)}$  is the absolute difference of the propagation delay times: |  $t_{PLH} - t_{PHL}$  |.

NOTE: 10. odc = input duty cycle  $\pm$  (t<sub>SK(p)</sub>/2 \* 1/Output Period) \* 100

NOTE: 11. Qx, nQx output measured differentially. See Parameter Measurement Information for MUX Isolation diagram.

|                                 |                                  | 8 88                 |         |         |         |       |
|---------------------------------|----------------------------------|----------------------|---------|---------|---------|-------|
| Symbol                          | Parameter                        | Test Conditions      | Minimum | Typical | Maximum | Units |
| Т                               | Input and Output Pulse Period    |                      |         | 1       |         | s     |
| Τ <sub>Ρ</sub>                  | Positive or negative pulse width |                      | 100     |         |         | ns    |
| t <sub>PD</sub>                 | Propagation Delay;               | CLKx/nCLKx to Qx/nQx |         | 325     | 650     | ps    |
| <i>tsk</i> (p)                  | Pulse Width Distortion           | CLKx/nCLKx to Qx/nQx |         | 55      | 300     | ps    |
| <i>tsk</i> (o)                  | Output Skew <sup>5</sup>         | Qx/nQx to Qy/nQy     |         |         | 325     | ps    |
| <i>tsk</i> (pp)                 | Part-to-Part Skew <sup>6</sup>   |                      |         |         | 350     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time            | 10% to 90%           | 50      | 150     | 350     | ps    |
|                                 |                                  |                      |         |         |         |       |

## Table 6. Characteristics for 1PPS operation, $V_{DD} = 3.3V \pm 5\%$ or $V_{DD} = 2.5V \pm 5\%$ , TA = -40°C to $85^{\circ}C^{1\ 2\ 3\ 4}$

NOTE: 1. 1PPS (one pulse per second) signals are defined as repetitive pulses with a rate (period) of 1Hz. The positive input pulse width may vary. The active signal edge is the rising edge. Parameters in this table are characterized for a positive input pulse width of 100ns, 100ms and 500ms; All device interfaces are DC-coupled. Parameters are defined in accordance with ITU-T G.703 Amendment 1 - Specifications for the physical layer of the ITU-T G8271/Y.1366 time synchronization interfaces.

NOTE: 2. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: 3. t<sub>PD</sub>, t<sub>SK(O)</sub>, t<sub>SK(P)</sub> and t<sub>SK(P)</sub> parameters of differential signals are referenced to the crosspoint.

NOTE: 4. Differential outputs for 1PPS signal transmission are terminated balanced 100Ω according to the LVDS Output Load Test Circuit figures. The dedicated 1PPS outputs are the differential outputs Q0-Q3.

NOTE: 5. This parameter is defined in accordance with JEDEC Standard 65.

NOTE: 6. Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Each device uses the same type of input.

# **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



#### Phase Noise 10.00dB/ Ref 0.000dBc/Hz

As with most timing specifications, phase noise measurements have issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. Measured using an Rohde & Schwarz SMA100 as the input source.

## **Parameter Measurement Information**



#### 2.5V LVDS Output Load Test Circuit



2.5V Core/2.5V LVCMOS Output Load Test Circuit



**Differential Input Level** 



3.3V LVDS Output Load Test Circuit



3.3V Core/3.3V LVCMOS Output Load Test Circuit





## Parameter Measurement Information, Continued









### LVCMOS Output Skew







LVCMOS Output Rise/Fall Time

**Propagation Delay** 



LVDS Output Rise/Fall Time

## Parameter Measurement Information, Continued







Differential Output Voltage Setup



**MUX** Isolation









# DIDT

# **Applications Information**

## Wiring the Differential Input to Accept Single-Ended Levels

*Figure* 1 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{DD}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V<sub>1</sub> in the center of the input voltage swing. For example, if the input clock swing is 2.5V and V<sub>DD</sub> = 3.3V, R1 and R2 value should be adjusted to set V<sub>1</sub> at 1.25V. The values below are for when both the single ended swing and V<sub>DD</sub> are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line

impedance. For most 50Ω applications, R3 and R4 can be 100Ω. The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however V<sub>IL</sub> cannot be less than -0.3V and V<sub>IH</sub> cannot be more than V<sub>DD</sub> + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels

## 3.3V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL and other differential signals. Both differential signals must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Table 2A* to *Table 2C* show interface examples for the CLK/nCLK input with built-in 50 $\Omega$  terminations driven by the most

common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.







Figure 2B. CLK/nCLK Input Driven by a 3.3V LVDS Driver



Figure 2C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver

# 2.5V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL and other differential signals. Both differential signals must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figure 3A* to *Figure 3C* show interface examples for the CLK/nCLK input with built-in  $50\Omega$  terminations driven by the most

common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.







Figure 3C. CLK/nCLK Input Driven by a 2.5V LVPECL Driver



Figure 3B. CLK/nCLK Input Driven by a 2.5V LVDS Driver

## **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pullup resistors; additional resistance is not required but can be added for additional protection. A 1k $\Omega$  resistor can be used.

#### CLK/nCLK Input

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

#### **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating there should be no trace attached.

## **LVDS Driver Termination**

For a general LVDS interface, the recommended value for the termination impedance ( $Z_T$ ) is between 90 $\Omega$  and 132 $\Omega$ . The actual value should be selected to match the differential impedance ( $Z_0$ ) of your transmission line. A typical point-to-point LVDS design uses a 100 $\Omega$  parallel resistor at the receiver and a 100 $\Omega$  differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in *Figure 4A* can be used

with either type of output structure. *Figure 4B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output.



Figure 4A. Standard LVDS Termination



Figure 4B. Optional LVDS Termination

## **Power Considerations – LVDS Outputs**

This section provides information on power dissipation and junction temperature for the 8V34S204 for all outputs that are configured to LVDS (LEV\_SEL = 0). Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 8V34S204 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

The maximum current at 85°C is as follows:  $I_{DD} = 108mA$   $I_{DDOA} = 4mA$  $I_{DDOB} = 4mA$ 

Power (core, LVDS)<sub>MAX</sub> =  $V_{DD_MAX} * (I_{DD_MAX} + I_{DDOA_MAX} + I_{DDOB_MAX})$ = 3.465V \* (108mA + 4mA + 4mA) = **401.94mW** 

LVCMOS Output Power Dissipation

•Dynamic Power Dissipation at 200MHz

Power (250MHz) = CPD \* Frequency \*  $(V_{DDOX MAX})^2$  = 6pF \* 250MHz \* (3.465V)<sup>2</sup> = **18.01mW per output** 

Total CMOS Power = 2 \* 18.01mW = 36.02mW

Total Power\_MAX = 401.94mW + 36.02mW = 437.96mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 62.2°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.438W \* 62.2°C/W = 112.2°C. This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 62.2°C/W | 54.4°C/W | 48.8°C/W |  |  |

# **Reliability Information**

#### Table 8. $\theta_{\text{JA}}$ vs. Air FlowTable for a 24-Lead VFQFN

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 62.2°C/W | 54.4°C/W | 48.8°C/W |  |  |

### **Transistor Count**

The transistor count for the 8V34S204 is: 492

## 24-Lead VFQFN Package Information



() IDT.

## 24-Lead VFQFN Package Information



# **Ordering Information**

#### Table 9. Ordering Information

| Part/Order Number | Marking | Package                   | Shipping Packaging | Temperature   |
|-------------------|---------|---------------------------|--------------------|---------------|
| 8V34S204NLGI      | S204GI  | "Lead-Free" 24-Lead VFQFN | Tray               | -40°C to 85°C |
| 8V34S204NLGI8     | S204GI  | "Lead-Free" 24-Lead VFQFN | Tape & Reel        | -40°C to 85°C |



#### **Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA

**Sales** 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com Tech Support email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specification subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.

Copyright ©2014 Integrated Device Technology, Inc.. All rights reserved.