### **3.3 VOLT CMOS SyncBiFIFOTM WITH BUS-MATCHING AND BYTE SWAPPING 64 x 36 x 2**

### FEATURES:

- **Two independent clocked FIFOs (64 x 36 storage capacity each) buffering data in opposite directions**
- **Supports clock frequencies up to 83 MHz**
- **Fast access times of 8 ns**
- **Free-running CLKA and CLKB can be asynchronous or coincident (simultaneous reading and writing of data on a single clock edge is permitted)**
- **Mailbox bypass Register for each FIFO**
- **Dynamic Port B bus sizing of 36 bits (long word), 18 bits (word), and 9 bits (byte)**
- **Selection of Big- or Little-Endian format for word and byte bus sizes**
- **EFA , FFA , AEA , and AFA flags synchronized by CLKA** • **EFB , FFB , AEB , and AFB flags synchronized by CLKB**
	- **Passive parity checking on each port**

• **Microprocessor interface control logic**

• **Parity generation can be selected for each port**

• **Three modes of byte-order swapping on port B** • **Programmable Almost-Full and Almost-Empty flags**

- **Available in 132-pin plastic quad flat package (PQF), or space saving 120-pin thin quad flat package (TQFP)**
- **Pin and functionally compatible version of the 5V operating IDT723614**
- **Industrial temperature range (–40**°**C to +85**°**C) is available**
- **Green parts available, see ordering information**



**1**

IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncBiFIFO is a trademark of Integrated Device Technology, Inc.

#### COMMERCIAL TEMPERATURE RANGE

### FEBRUARY 2009

### DESCRIPTION:

The IDT72V3614 is a pin and functionally compatible version of the IDT723614, designed to run off a 3.3V supply for exceptionally low power consumption. This device is monolithic, high-speed, low-power CMOS bidirectional clocked FIFO memory. It supports clock frequencies up to 83 MHz and has read access times as fast as 8 ns. The FIFO operates in IDT Standard mode. Two independent 64 x 36 dual-port SRAM FIFOs on board the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full conditions and two programmable flags (Almost-Full and Almost-Empty) to

indicate when a selected number of words is stored in memory. FIFO data on port B can be input and output in 36-bit, 18-bit, and 9-bit formats with a choice of Big- or Little-Endian configurations. Three modes of byte-order swapping are possible with any bus size selection. Communication between each port can bypass the FIFOs via two 36-bit mailbox registers. Each mailbox register has a flag to signal when new mail has been stored. Parity is checked passively on each port and may be ignored if not desired. Parity generation can be selected for data read from each port. Two or more devices can be used in parallel to create wider data paths.



#### **NOTES:**

1. Electrical pin 1 in center of beveled edge.

2. Uses Yamaichi socket IC51--1324-828.

 **PQFP(2) (PQ132-1, order code: PQF) TOP VIEW**

### DESCRIPTION (CONTINUED):

This device is a clocked FIFO, which means each port employs a synchronous interface. All data transfers through a port are gated to the LOWto-HIGH transition of a continuous (free-running) port clock by enable signals. The clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses controlled by a synchronous interface.

The Full Flag (FFA, FFB) and Almost-Full flag (AFA, AFB) of a FIFO are two-stage synchronized to the port clock that writes data to its array. The Empty Flag (EFA, EFB) and Almost-Empty (AEA, AEB) flag of a FIFO are two stage synchronized to the port clock that reads data from its array.

The IDT72V3614 is characterized for operation from 0°C to 70°C. Industrial temperature range (–40°C to +85°C) is available by special order. This device is fabricated using IDT's high speed, submicron CMOS technology.

### PIN CONFIGURATIONS (CONTINUED)

**NOTE:**



**TQFP (PN120-1, order code: PF) TOP VIEW**

### PIN DESCRIPTION



# PIN DESCRIPTION (Continued)



### ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE (Unless otherwise noted)(1)



**NOTES:**

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2. The input and output voltage ratings may be exceeded provided the input and output current ratings are observed.

### RECOMMENDED OPERATING CONDITIONS



**NOTE:**

1. For 12ns (83MHz operation), Vcc=3.3V +/-0.15V, JEDEC JESD8-A compliant

### ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (Unless otherwise noted)



**NOTES:**

1. All typical values are at Vcc =  $3.3V$ , TA =  $25^{\circ}$ C.

2. For additional ICC information, see Figure 1, *Typical Characteristics: Supply Current (ICC) vs. Clock Frequency (fS)*.

### **DETERMINING ACTIVE CURRENT CONSUMPTION AND POWER DISSIPATION**

The ICC(f) current for the graph in Figure 1 was taken while simultaneously reading and writing the FIFO on the IDT72V3614 with CLKA and CLKB set to fs. All data inputs and data outputs change state during each clock cycle to consume the highest supply current. Data outputs were disconnected to normalize the graph to a zero-capacitance load. Once the capacitive lead per data-output channel is known, the power dissipation can be calculated with the equation below.

#### **CALCULATING POWER DISSIPATION**

With Icc(f) taken from Figure 1, the maximum power dissipation (PT) of the IDT72V3614 can be calculated by:

 $PT = VCC \times ICC(f) + \Sigma (CL \times VOH^2 \times fo)$ N

where:

N = number of used outputs (36-bit (long word), 18-bit (word) or 9-bit (byte) bus-size)

CL = output capacitance load

fo = switching frequency of an output

VOH = output high level voltage

When no reads or writes are occurring on this device, the power dissipated by a single clock (CLKA or CLKB) input running at frequency fs is calculated by:

PT=VCC x fS x 0.025 mA/MHz





## DC ELECTRICAL CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE

Commercial: Vcc=3.3V± 0.30V; for 12ns (83MHz) operation, Vcc=3.3V ±0.15V; TA = 0°C to +70°C; JEDEC JESD8-A compliant



**NOTES:**

1. Only applies for a clock edge that does a FIFO read.

2. Requirement to count the clock edge as one of at least four needed to reset a FIFO.

3. Skew time is not a timing constraint for proper device operation and is only included to illustrate the timing relationship between CLKA cycle and CLKB cycle.

4. Design simulated, not tested.

## SWITCHING CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING FREE-AIR TEMPERATURE, CL = 30PF

Commercial: Vcc=3.3V± 0.30V; for 12ns (83MHz) operation, Vcc=3.3V ±0.15V; TA = 0°C to +70°C; JEDEC JESD8-A compliant



**NOTES:**

1. Writing data to the mail1 register when the B0-B35 outputs are active and SIZ1, SIZ0 are HIGH.

2. Writing data to the mail2 register when the A0-A35 outputs are active and MBA is HIGH.

3. Only applies when a new port B bus size is implemented by the rising CLKB edge.

4. Only applies when reading data from a mail register.

### SIGNAL DESCRIPTIONS

#### **RESET**

The IDT72V3614 is reset by taking the Reset (RST) input LOW for at least four port A clock (CLKA) and four port B clock (CLKB) LOW-to-HIGH transitions. The Reset input can switch asynchronously to the clocks. A device reset initializes the internal read and write pointers of each FIFO and forces the Full Flags (FFA, FFB) LOW, the Empty Flags (EFA, EFB) LOW, the Almost-Empty flags (AEA, AEB) LOW and the Almost-Full flags (AFA, AFB) HIGH. A reset also forces the Mailbox Flags (MBF1, MBF2) HIGH. After a reset, FFA is set HIGH after two LOW-to-HIGH transitions of CLKA and FFB is set HIGH after two LOW-to-HIGH transitions of CLKB. The device must be reset after power up before data is written to its memory.

A LOW-to-HIGH transition on the RST input loads the Almost-Full and Almost-Empty Offset register (X) with the values selected by the Flag Select (FS0, FS1) inputs. The values that can be loaded into the registers are shown in Table 1. For the relevant Reset and preset value loading timing diagram, see Figure 5.

#### **FIFO WRITE/READ OPERATION**

The state of port A data A0-A35 outputs is controlled by the port A Chip Select (CSA) and the port A Write/Read select (W/RA). The A0-A35 outputs are in the high-impedance state when either CSA or W/RA is HIGH. The A0-A35 outputs are active when both CSA and W/RA are LOW. Data is loaded into FIFO1 from the A0-A35 inputs on a LOW-to-HIGH transition of CLKA when  $\overline{\text{CSA}}$  is LOW, W/RA is HIGH, ENA is HIGH, MBA is LOW, and FFA is HIGH. Data is read from FIFO2 to the A0-A35 outputs by a LOW-to-HIGH transition of CLKA when CSA is LOW, W/RA is LOW, ENA is HIGH, MBA is LOW, and EFA is HIGH (see Table 2). Port A read and write timing diagrams can be found in Figure 6 and 15.

The port B control signals are identical to those of port A. The state of the port B data (B0-B35) outputs is controlled by the port B Chip Select (CSB) and the port B Write/Read select (W/RB). The B0-B35 outputs are in the highimpedance state when either CSB or W/RB is HIGH. The B0-B35 outputs are active when both CSB and W/RB are LOW. Data is loaded into FIFO2 from the B0-B35 inputs on a LOW-to-HIGH transition of CLKB when CSB is LOW, W/ RB is HIGH, ENB is HIGH, EFB is HIGH, and either SIZ0 or SIZ1 is LOW. Data is read from FIFO1 to the B0-B35 outputs by a LOW-to-HIGH transition of CLKB when  $\overline{\text{CSB}}$  is LOW, W/RB is LOW, ENB is HIGH,  $\overline{\text{EFB}}$  is HIGH, and either SIZ0 or SIZ1 is LOW (see Table 3). Port B read and write timing diagrams together with Bus-Matching, byte-swapping and Endian select can be found in Figures 7 to 12.

The setup and hold time constraints to the port clocks for the port Chip Selects (CSA, CSB) and Write/Read selects (W/RA, W/RB) are only for enabling write and read operations and are not related to high-impedance control of the data outputs. If a port enable is LOW during a clock cycle, the port Chip Select and Write/Read select can change states during the setup and hold time window of the cycle.

#### **SYNCHRONIZED FIFO FLAGS**

Each FIFO is synchronized to its port clock through two flip-flop stages. This is done to improve flag reliability by reducing the probability of metastable events on the output when CLKA and CLKB operate asynchronously to one another. EFA, AEA, FFA, and AFA are synchronized to CLKA. EFB, AEB, FFB, and AFB are synchronized to CLKB. Tables 4 and 5 show the relationship of each port flag to FIFO1 and FIFO2.

### **EMPTY FLAGS (EFA, EFB)**

The Empty Flag of a FIFO is synchronized to the port clock that reads data from its array. When the Empty Flag is HIGH, new data can be read to the FIFO

output register. When the Empty Flag is LOW, the FIFO is empty and attempted FIFO reads are ignored. When reading FIFO1 with a byte or word size on port B, EFB is set LOW when the fourth byte or second word of the last long word is read.

The read pointer of a FIFO is incremented each time a new word is clocked to the output register. The state machine that controls an Empty Flag monitors a write-pointer and read-pointer comparator that indicates when the FIFO memory status is empty, empty+1, or empty+2. A word written to a FIFO can be read to the FIFO output register in a minimum of three cycles of the Empty Flag synchronizing clock. Therefore, an Empty Flag is LOW if a word in memory is the next data to be sent to the FIFO output register and two cycles of the port clock that reads data from the FIFO have not elapsed since the time the word was written. The Empty Flag of the FIFO is set HIGH by the second LOW-to-HIGH transition of the synchronizing clock, and the new data word can be read to the FIFO output register in the following cycle.

A LOW-to-HIGH transition on an Empty Flag synchronizing clock begins the first synchronization cycle of a write if the clock transition occurs at time tskEW1 or greater after the write. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figure 14 and 15).

#### **FULL FLAG (FFA, FFB)**

The Full Flag of a FIFO is synchronized to the port clock that writes data to its array. When the Full Flag is HIGH, a memory location is free in the FIFO to receive new data. No memory locations are free when the full flag is LOW and attempted writes to the FIFO are ignored.

Each time a word is written to a FIFO, the write pointer is incremented. The state machine that controls a Full Flag monitors a write-pointer and read-pointer comparator that indicates when the FIFO memory status is full, full-1, or full-2. From the time a word is read from a FIFO, the previous memory location is ready to be written in a minimum of three cycles of the Full Flag synchronizing clock. Therefore, a Full Flag is LOW if less than two cycles of the Full Flag synchronizing clock have elapsed since the next memory write location has been read. The second LOW-to-HIGH transition on the Full Flag synchronization clock after the read sets the Full Flag HIGH and the data can be written in the following clock cycle.

A LOW-to-HIGH transition on a Full Flag synchronizing clock begins the first synchronization cycle of a read if the clock transition occurs at time tSKEW1 or greater after the read. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figure 16 and 17).

#### **ALMOST-EMPTY FLAGS (AEA, AEB)**

The Almost-Empty flag of a FIFO is synchronized to the port clock that reads data from its array. The state machine that controls an Almost-Empty flag monitors a write-pointer and a read-pointer comparator that indicates when the FIFO memory status is almost-empty, almost-empty+1, or almost-empty+2. The almost-empty state is defined by the value of the Almost-Full and Almost-Empty Offset register (X). This register is loaded with one of four preset values during a device reset (see Reset section). An Almost-Empty flag is LOW when the FIFO contains X or less long words in memory and is HIGH when the FIFO contains (X+1) or more long words.

Two LOW-to-HIGH transitions of the Almost-Empty flag synchronizing clock are required after a FIFO write for the Almost-Empty flag to reflect the new level of fill. Therefore, the Almost-Empty flag of a FIFO containing (X+1) or more long words remains LOW if two cycles of the synchronizing clock have not elapsed since the write that filled the memory to the (X+1) level. An Almost-Empty flag is set HIGH by the second LOW-to-HIGH transition of the synchronizing clock after the FIFO write that fills memory to the (X+1) level. A LOW-to-HIGH transition of an Almost-Empty flag synchronizing clock begins the first synchronization

# TABLE 1 – FLAG PROGRAMMING



### TABLE 2 – PORT-A ENABLE FUNCTION TABLE



 $\overline{\phantom{0}}$ 

## TABLE 3 – PORT-B ENABLE FUNCTION TABLE





### TABLE 4 – FIFO1 FLAG OPERATION TABLE 5 – FIFO2 FLAG OPERATION



**NOTE:**

1. X is the value in the Almost-Empty flag and Almost-Full flag Offset register.

cycle if it occurs at time tskEw2 or greater after the write that fills the FIFO to  $(X+1)$ long words. Otherwise, the subsequent synchronizing clock cycle can be the first synchronization cycle (see Figure 18 and 19).

### **ALMOST FULL FLAGS (AFA, AFB)**

The Almost-Full flag of a FIFO is synchronized to the port clock that writes data to its array. The state machine that controls an Almost-Full flag monitors a write-pointer and read-pointer comparator that indicates when the FIFO memory status is almost full, almost full-1, or almost full-2. The almost-full state is defined by the value of the Almost-Full and Almost-Empty Offset register (X). This register is loaded with one of four preset values during a device reset (see Reset section). An Almost-Full flag is LOW when the FIFO contains (64-X) or more long words in memory and is HIGH when the FIFO contains  $[64-(X+1)]$ or less long words.

Two LOW-to-HIGH transitions of the Almost-Full flag synchronizing clock are required after a FIFO read for the Almost-Full flag to reflect the new level of fill. Therefore, the Almost-Full flag of a FIFO containing [64-(X+1)] or less words remains LOW if two cycles of the synchronizing clock have not elapsed since the read that reduced the number of long words in memory to  $[64-(X+1)]$ . An Almost-Full flag is set HIGH by the second LOW-to-HIGH transition of the synchronizing clock after the FIFO read that reduces the number of long words in memory to [64-(X+1)]. A LOW-to-HIGH transition of an Almost-Full flag synchronizing clock begins the first synchronization cycle if it occurs at time tSKEW2 or greater after the read that reduces the number of long words in memory to [64-(X+1)]. Otherwise, the subsequent synchronizing clock cycle can be the first synchronization cycle (see Figure 20 and 21).

#### **MAILBOX REGISTERS**

Each FIFO has a 36-bit bypass register to pass command and control information between port A and port B without putting it in queue. The Mailbox Select (MBA, SIZ0, SIZ1) inputs choose between a mail register and a FIFO for a port data transfer operation. A LOW-to-HIGH transition on CLKA writes A0-A35 data to the mail1 register when a port A write is selected by  $\overline{CSA}$ , W/ RA, and ENA with MBA HIGH. A LOW-to-HIGH transition on CLKB writes B0- B35 data to the mail2 register when a port B write is selected by CSB, W/RB, and ENB with both SIZ1 and SIZ0 HIGH. Writing data to a mail register sets the corresponding flag (MBF1 or MBF2) LOW. Attempted writes to a mail register are ignored while the mail flag is LOW.

When the port A data outputs (A0-A35) are active, the data on the bus comes from the FIFO2 output register when MBA is LOW and from the mail2 register when MBA is HIGH. When the port B data outputs (B0-B35) are active, the data on the bus comes from the FIFO1 output register when either one or both SIZ1 and SIZ0 are LOW and from the mail2 register when both SIZ1 and SIZ0 are HIGH. The Mail1 Register Flag (MBF1) is set HIGH by a rising CLKB edge when a port B read is selected by  $\overline{CSB}$ , W/ $\overline{RB}$ , and ENB with both SIZ1 and SIZ0 HIGH. The Mail2 Register Flag (MBF2) is set HIGH by a LOW-to-HIGH transition on CLKA when port A read is selected by CSA, W/RA, and ENA and MBA is HIGH. The data in the mail register remains intact after it is read and changes only when new data is written to the register. Relevant mail register and Mail Register Flag timing diagrams can be found in Figure 22 and Figure 23.

#### **DYNAMIC BUS SIZING**

The port B bus can be configured in a 36-bit long word, 18-bit word, or 9 bit byte format for data read from FIFO1 or written to FIFO2. Word- and bytesize bus selections can utilize the most significant bytes of the bus (Big-Endian) or least significant bytes of the bus (Little-Endian). Port B bus size can be changed dynamically and synchronous to CLKB to communicate with peripherals of various bus widths.

The levels applied to the port B bus Size select (SIZ0, SIZ1) inputs and the Big-Endian select (BE) input are stored on each CLKB LOW-to-HIGH transition. The stored port B bus size selection is implemented by the next rising edge on CLKB according to Figure 2.

Only 36-bit long-word data is written to or read from the two FIFO memories on the IDT72V3614. Bus-matching operations are done after data is read from the FIFO1 RAM and before data is written to the FIFO2 RAM. Port B bus sizing does not apply to mail register operations.

#### **BUS-MATCHING FIFO1 READS**

Data is read from the FIFO1 RAM in 36-bit long word increments. If a long word bus size is implemented, the entire long word immediately shifts to the FIFO1 output register. If byte or word size is implemented on port B, only the first one or two bytes appear on the selected portion of the FIFO1 output register, with the rest of the long word stored in auxiliary registers. In this case, subsequent FIFO1 reads with the same bus-size implementation output the rest of the long word to the FIFO1 output register in the order shown by Figure 2.

Each FIFO1 read with a new bus-size implementation automatically unloads data from the FIFO1 RAM to its output register and auxiliary registers. Therefore, implementing a new port B bus size and performing a FIFO1 read before all bytes or words stored in the auxiliary registers have been read results in a loss of the unread long word data.

When reading data from FIFO1 in byte or word format, the unused B0-B35 outputs are indeterminate.

#### **BUS-MATCHING FIFO2 WRITES**

Data is written to the FIFO2 RAM in 36-bit long word increments. FIFO2 writes, with a long-word bus size, immediately store each long word in FIFO2 RAM. Data written to FIFO2 with a byte or word bus size stores the initial bytes or words in auxiliary registers. The CLKB rising edge that writes the fourth byte or the second word of long word to FIFO2 also stores the entire long word in FIFO2 RAM. The bytes are arranged in the manner shown in Figure 2.

Each FIFO2 write with a new bus-size implementation resets the state machine that controls the data flow from the auxiliary registers to the FIFO2 RAM. Therefore, implementing a new bus size and performing a FIFO2 write before bytes or words stored in the auxiliary registers have been loaded to FIFO2 RAM results in a loss of data.

When writing data to FIFO2 in byte or word format, the unused B0-B35 inputs are don't care<sup>(1)</sup> inputs.

#### **PORT-B MAIL REGISTER ACCESS**

In addition to selecting port-B bus sizes for FIFO reads and writes, the port B bus Size select (SIZ0, SIZ1) inputs also access the mail registers. When both SIZ0 and SIZ1 are HIGH, the mail1 register is accessed for a port B long word read and the mail2 register is accessed for a port B long word write. The mail register is accessed immediately and any bus-sizing operation that may be underway is unaffected by the mail register access. After the mail register access is complete, the previous FIFO access can resume in the next CLKB cycle. The logic diagram in Figure 3 shows the previous bus-size selection is preserved when the mail registers are accessed from port B. A port B bus size is implemented on each rising CLKB edge according to the states of SIZ0\_Q, SIZ1\_Q, and BE\_Q.

#### **BYTE SWAPPING**

The byte-order arrangement of data read from FIFO1 or data written to FIFO2 can be changed synchronous to the rising edge of CLKB. Byte-order swapping is not available for mail register data. Four modes of byte-order swapping (including no swap) can be done with any data port size selection.

The order of the bytes are rearranged within the long word, but the bit order within the bytes remains constant.

Byte arrangement is chosen by the port B Swap select (SW0, SW1) inputs on a CLKB rising edge that reads a new long word from FIFO1 or writes a new long word to FIFO2. The byte order chosen on the first byte or first word of a new long word read from FIFO1 or written to FIFO2 is maintained until the entire long word is transferred, regardless of the SW0 and SW1 states during subsequent writes or reads. Figure 4 is an example of the byte-order swapping available for long words. Performing a byte swap and bus size simultaneously for a FIFO1 read first rearranges the bytes as shown in Figure 4, then outputs the bytes as shown in Figure 2. Simultaneous bus-sizing and byte-swapping operations for FIFO2 writes, first loads the data according to Figure 2, then swaps the bytes as shown in Figure 4 when the long word is loaded to FIFO2 RAM.

#### **PARITY CHECKING**

The port A inputs (A0-A35) and port B inputs (B0-B35) each have four parity trees to check the parity of incoming (or outgoing) data. A parity failure on one or more bytes of the port A data bus is reported by a LOW level on the port Parity Error Flag (PEFA). A parity failure on one or more bytes of the port B data input that are valid for the bus-size implementation is reported by a LOW level on the port B Parity Error Flag (PEFB). Odd or Even parity checking can be selected, and the Parity Error Flags can be ignored if this feature is not desired.

Parity status is checked on each input bus according to the level of the Odd/ Even parity (ODD/EVEN) select input. A parity error on one or more valid bytes of a port is reported by a LOW level on the corresponding port Parity Error Flag (PEFA, PEFB) output. Port A bytes are arranged as A0-A8, A9-A17, A18-A26, and A27-A35. Port B bytes are arranged as B0-B8, B9-B17, B18-B26, and B27-B35, and its valid bytes are those used in a port B bus-size implementation. When Odd/Even parity is selected, a port Parity Error Flag (PEFA, PEFB) is LOW if any byte on the port has an odd/even number of LOW levels applied to the bits.

The four parity trees used to check the A0-A35 inputs are shared by the mail2 register when parity generation is selected for port A reads (PGA = HIGH). When a port A read from the mail2 register with parity generation is selected with CSA LOW, ENA HIGH, W/RA LOW, MBA HIGH, and PGA HIGH, the port A Parity Error Flag (PEFA) is held HIGH regardless of the levels applied to the A0-A35 inputs. Likewise, the parity trees used to check the B0-B35 inputs are shared by the mail1 register when parity generation is selected for port B reads  $(PGB = HIGH)$ . When a port B read from the mail 1 register with parity generation is selected with CSB LOW, ENB HIGH, W/RB LOW, both SIZ0 and SIZ1 HIGH, and PGB HIGH, the port B Parity Error Flag (PEFB) is held HIGH regardless of the levels applied to the B0-B35 inputs (see Figure 24 and 25).

#### **PARITY GENERATION**

A HIGH level on the port A Parity Generate select (PGA) or port B Parity Generate select (PGB) enables the IDT72V3614 to generate parity bits for port reads from a FIFO or mailbox register. Port A bytes are arranged as A0-A8, A9-A17, A18-26, and A27-A35, with the most significant bit of each byte used as the parity bit. Port B bytes are arranged as B0-B8, B9-B17, B18-B26, and B27-B35, with the most significant bit of each byte used as the parity bit. A write to a FIFO or mail register stores the levels applied to all nine inputs of a byte regardless of the state of the Parity Generate select (PGA, PGB) inputs. When data is read from a port with parity generation selected, the lower eight bits of each byte are used to generate a parity bit according to the level on the ODD/ EVEN select. The generated parity bits are substituted for the levels originally written to the most significant bits of each byte as the word is read to the data outputs.

Parity bits for FIFO data are generated after the data is read from SRAM and before the data is written to the output register. Therefore, the port A Parity Generate select (PGA) and Odd/Even parity select (ODD/EVEN) have setup and hold time constraints to the port A Clock (CLKA) and the port B Parity Generate select (PGB) and ODD/EVEN have setup and hold-time constraints to the port B Clock (CLKB). These timing constraints only apply for a rising clock edge used to read a new long word to the FIFO output register.

The circuit used to generate parity for the mail1 data is shared by the port B bus (B0-B35) to check parity and the circuit used to generate parity for the mail2 data is shared by the port A bus (A0-A35) to check parity. The shared parity trees of a port are used to generate parity bits for the data in a mail register when the port Chip Select (CSA, CSB) is LOW, Enable (ENA, ENB) is HIGH, Write/Read select (W/RA, W/RB) input is LOW, the Mail register is selected (MBA is HIGH for port A; both SIZ0 and SIZ1 are HIGH for port B), and port Parity Generate select (PGA, PGB) is HIGH. Generating parity for mail register data does not change the contents of the register (see Figure 26 and 27).



*Figure 2. Dynamic Bus Sizing*

**H H L**



*Figure 2. Dynamic Bus Sizing (Continued)*





(1) Either a HIGH or LOW can be applied to a "don't care" input with no change to the logical operation of the FIFO. Nevertheless, inputs that are temporarily "don't care" (along with unused inputs) must not be left open, rather they must be either HIGH or LOW.



*Figure 4. Byte Swapping (Long Word Size Example)*



*Figure 5. Device Reset and Loading the X Register with the Value of Eight*





**NOTE:**

1. SIZ0 = HIGH and SIZ1 = HIGH writes data to the mail2 register

#### **DATA SWAP TABLE FOR LONG-WORD WRITES TO FIFO2**



### *Figure 7. Port-B Long-Word Write Cycle Timing for FIFO2*



#### **NOTES:**

1. SIZ0 = HIGH and SIZ1 = HIGH writes data to the mail2 register.

2. PEFB indicates parity error for the following bytes: B35-B27 and B26-B18 for Big-Endian bus, and B17-B9 and B-8-B0 for Little-Endian bus.



#### **DATA SWAP TABLE FOR WORD WRITES TO FIFO2**

*Figure 8. Port-B Word Write Cycle Timing for FIFO2*



## **NOTES:**

1. SIZO = HIGH and SIZ1 = HIGH writes data to the mail2 register.<br>2. PEFB indicates parity error for the following bytes: B35-B27 for

PEFB indicates parity error for the following bytes: B35-B27 for Big-Endian bus and B8-B0 for Little-Endian bus.



#### **DATA SWAP TABLE FOR BYTE WRITES TO FIFO2**

*Figure 9. Port-B Byte Write Cycle Timing for FIFO2*



#### **NOTES:**

1. SIZ0 = HIGH and SIZ1 = HIGH selects the mail1 register for output on B0-B35.

2. Data read from FIFO1.

### **DATA SWAP TABLE FOR FIFO LONG-WORD READS FROM FIFO1**



*Figure 10. Port-B Long-Word Read Cycle Timing for FIFO1*



#### **NOTES:**

1. SIZ0 = HIGH and SIZ1 = HIGH selects the mail1 register for output on B0-B35.

2. Unused word B0-B17 or B18-B35 are indeterminate.

#### **DATA SWAP TABLE FOR WORD READS FROM FIFO1**



*Figure 11. Port-B Word Read Cycle Timing for FIFO1*



#### **NOTES:**

1. SIZ0 = HIGH and SIZ1 = HIGH selects the mail1 register for output on B0-B35.

2. Unused bytes B9-B35 or B0-B26 are indeterminate.

#### **DATA SWAP TABLE FOR BYTE READS FROM FIFO1**



*Figure 12. Port-B Byte Read Cycle Timing for FIFO1*



**NOTE:**





1. tskewn is the minimum time between a rising CLKA edge and a rising CLKB edge for EFB to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tskEw1, then the transition of EFB HIGH may occur one CLKB cycle later than shown.

2. Port-B size of long word is selected for FIFO1 read by SIZ1 = LOW, SIZ0 = LOW. If port-B size is word or byte, EFB is set LOW by the last word or byte read from FIFO1, respectively.

### *Figure14.* **EFB** *Flag Timing and First Data Read when FIFO1 is Empty*

<sup>1.</sup> Read from FIFO2.



#### **NOTES:**

1. tskewn is the minimum time between a rising CLKB edge and a rising CLKA edge for EFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tskEw1, then the transition of EFA HIGH may occur one CLKA cycle later than shown.

2. Port B size of long word is selected for FIFO2 write by SIZ1 = LOW, SIZ0 = LOW. If port B size is word or byte tskewn is referenced to the rising CLKB edge that writes the last word or byte of the long word, respectively.

*Figure 15.* **EFA** *Flag Timing and First Data Read when FIFO2 is Empty*



#### **NOTES:**

1. tskEW1 is the minimum time between a rising CLKB edge and a rising CLKA edge for FFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tskEw1, then FFA may transition HIGH one CLKA cycle later than shown.

2. Port B size of long word is selected for FIFO1 read by SIZ1 = LOW, SIZ0 = LOW. If port B size is word or byte, tskEW1 is referenced from the rising CLKB edge that reads the last word or byte of the long word, respectively.

*Figure 16.* **FFA** *Flag Timing and First Available Write when FIFO1 is Full.*



**NOTES:**

1. tskewn is the minimum time between a rising CLKA edge and a rising CLKB edge for FFB to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tskɛwı, then FFB may transition HIGH one CLKB cycle later than shown.

2. Port B size of long word is selected for FIFO2 write by SIZ1 = LOW, SIZ0 = LOW. If port B size is word or byte, FFB is set LOW by the last word or byte write of the long word, respectively.





**NOTES:**

1. tskEw2 is the minimum time between a rising CLKA edge and a rising CLKB edge for AEB to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tskEw2, then  $\overline{\sf AEB}$  may transition HIGH one CLKB cycle later than shown.

2. FIFO1 Write  $\overline{CSA}$  = LOW, W/RA = HIGH, MBA = LOW, FIFO1 read  $\overline{CSB}$  = LOW, W/RB = LOW, either SIZ1 = LOW or SIZ0 = LOW).

3. Port B size of long word is selected for FIFO1 read by SIZ1 = LOW, SIZ0 = LOW. If port B size is word or byte,  $\overline{AEB}$  is set LOW by the last word or byte read of the long word, respectively.

#### *Figure 18. Timing for* **AEB** *when FIFO1 is Almost-Empty*



#### **NOTES:**

- 1. tskew2 is the minimum time between a rising CLKB edge and a rising CLKA edge for  $\overline{AEA}$  to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tskEw2, then AEA may transition HIGH one CLKA cycle later than shown.
- 2. FIFO2 Write  $\overline{CSB}$  = LOW, W/RB = HIGH, either SIZ0 = LOW or SIZ1 = LOW), FIFO2 read  $\overline{CSA}$  = LOW, W/RA = LOW, MBA = LOW).
- 3. Port B size of long word is selected for FIFO2 write by SIZ1 = LOW, SIZ0 = LOW. If port B size is word or byte, tskEw2 is referenced from the rising CLKB edge that writes the last word or byte of the long word, respectively.

#### *Figure 19. Timing for* **AEA** *when FIFO2 is Almost-Empty*



#### **NOTES:**

- 1. tskEw2 is the minimum time between a rising CLKA edge and a rising CLKB edge for AFA to transition HIGH in the next CLKA cycle. If the time between the rising CLKA edge and rising CLKB edge is less than tskew2, then  $\overline{\text{AFA}}$  may transition HIGH one CLKA cycle later than shown.
- 2. FIFO1 Write (CSA = LOW, W/RA = HIGH, MBA = LOW), FIFO1 read (CSB = LOW, W/RB = LOW, either SIZ0 = LOW or SIZ1 = LOW).
- 3. Port B size of long word is selected for FIFO1 read by SIZ1 = LOW, SIZ0 = LOW. If port B size is word or byte, tskew2 is referenced from the last word or byte read of the long word, respectively.

### *Figure 20. Timing for* **AFA** *when FIFO1 is Almost-Full*



**NOTES:**

respectively.

- 1. tskew2 is the minimum time between a rising CLKB edge and a rising CLKA edge for AFB to transition HIGH in the next CLKB cycle. If the time between the rising CLKB edge and rising CLKA edge is less than tskew2, then  $\overline{\text{AFB}}$  may transition HIGH one CLKB cycle later than shown.
- 2. FIFO2 Write  $\overline{CSB}$  = LOW, W/RB = HIGH, either SIZ0 = LOW or SIZ1 = LOW), FIFO2 read  $\overline{CSA}$  = LOW, W/RA = LOW, MBA = LOW).
- 3. Port B size of long word is selected for FIFO2 write by SIZ1 = LOW, SIZ0 = LOW. If port B size is word or byte, AFB is set LOW by the last word or byte read of the long word,

### *Figure 21. Timing for* **AFB** *when FIFO2 is Almost-Full*



#### **NOTE:**

1. Port B Parity Generation off (PGB = LOW).





#### **NOTE:**

1. Port-A Parity Generation off (PGA = LOW).





### *Figure 24. ODD/***EVEN***. W/***R***A, MBA, and PGA to* **PEFA** *Timing*



*Figure 25. ODD/***EVEN***. W/***R***B, SIZ1, SIZ0, and PGB to* **PEFB** *Timing*



**NOTE:** 1. ENA is HIGH.

*Figure 26. Parity Generation Timing when Reading from the Mail2 Register*



1. ENB is HIGH.

*Figure 27. Parity Generation Timing when Reading from the Mail1 Register*

#### **PARAMETER MEASUREMENT INFORMATION**



**NOTE:**

1. Includes probe and jig capacitance.



## ORDERING INFORMATION



#### **NOTES:**

1. Industrial temperature range is available by special order.

2. Green parts are available. For specific speeds and packages contact your sales office.

### DATASHEET DOCUMENT HISTORY

07/10/2000 pg. 1. 05/27/2003 pg. 6. 06/14/2005 pgs. 1, 2, 3 and 33. 02/12/2009 pg. 33.



**CORPORATE HEADQUARTERS** | for SALES:  $\qquad \qquad$  | for TECH SUPPORT: fax: 408-284-2775 FIFOhelp@idt.com www.idt.com