

# LT3763

### 60V High Current Step-Down LED Driver Controller

- <sup>n</sup> **Accurately Control Input and Output Current**
- 3000:1 True Color PWM<sup>™</sup> Dimming
- ±1.5% Voltage Regulation Accuracy
- ±6% Current Regulation Accuracy
- 6V to 60V Input Voltage Range
- $\blacksquare$  Wide Output Range Up to 55V
- <2µA Shutdown Current
- Control Pin for Thermal Control of Load Current
- <sup>n</sup> Input and Output Current Monitor and Limit
- Open, Short, and C/10 Fault Detection
- PWM Driver Output for LED Applications
- <sup>n</sup> Thermally Enhanced 28-Lead FE Package

### **APPLICATIONS**

- $\blacksquare$  High Power Architectural Lighting
- $\blacksquare$  Automotive Lighting
- Aviation and Marine Strobe Lights
- Solar-Powered Chargers, Laser Diodes

 $\overline{LT}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and True Color PWM is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 7199560, 7321203 and others pending.

# Typical Application

# FEATURES DESCRIPTION

The [LT®3763](http://www.linear.com/LT3763) is a fixed frequency, synchronous, step-down DC/DC controller designed to accurately regulate output currents up to 20A. The average current mode controller will maintain inductor current regulation over a wide output voltage range from 0V to 55V. Output current is set by analog voltages on the CTRL pins and an external sense resistor. Voltage regulation and overvoltage protection are set with a voltage divider from the output to the FB pin. The switching frequency is programmable from 200kHz to 1MHz through an external resistor on the RT pin or with the SYNC pin and an external clock signal. Input and output current sensing provides input current limiting and an accurate measurement of these currents. The FBIN pin is provided for applications requiring a peak power tracking function.

Additional features include an accurate external reference voltage for use with the CTRL pins, an accurate UVLO/ EN pin that allows for programmable UVLO hysteresis, a PWM driver for LED applications, output voltage fault detection, and thermal shutdown.



![](_page_0_Picture_27.jpeg)

3763fa

1

#### Absolute Maximum Ratings Pin Configuration **(Note 1)**

![](_page_1_Picture_445.jpeg)

![](_page_1_Figure_4.jpeg)

## ORDER INFORMATION

![](_page_1_Picture_446.jpeg)

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 12V, V<sub>EN/UVLO</sub> = 5V unless otherwise noted.

![](_page_1_Picture_447.jpeg)

![](_page_1_Picture_14.jpeg)

### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 12V, V<sub>EN/UVLO</sub> = 5V unless otherwise noted.

![](_page_2_Picture_385.jpeg)

![](_page_2_Picture_4.jpeg)

### Electrical Characteristics

The  $\bullet$  denotes the specifications which apply over the full operating junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 12V, V<sub>EN/UVLO</sub> = 5V unless otherwise noted.

![](_page_3_Picture_351.jpeg)

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LT3763E is guaranteed to meet performance specifications from 0°C to 125°C junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT3763I is guaranteed to meet performance specifications over the –40°C to 125°C operating junction temperature range. The LT3763H is guaranteed over the –40°C to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures greater than 125°C.

**Note 3:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

**Note 4:** The minimum on- and off-times are guaranteed by design and are not tested.

**Note 5:** The minimum common mode voltage is guaranteed by design and is not tested.

![](_page_3_Picture_9.jpeg)

![](_page_4_Figure_2.jpeg)

![](_page_4_Figure_3.jpeg)

![](_page_4_Figure_5.jpeg)

![](_page_4_Figure_6.jpeg)

3763 G04

![](_page_4_Figure_7.jpeg)

![](_page_4_Figure_8.jpeg)

![](_page_4_Figure_9.jpeg)

![](_page_4_Figure_10.jpeg)

![](_page_4_Figure_11.jpeg)

**INTV<sub>CC</sub>** Current Limit

![](_page_4_Figure_13.jpeg)

![](_page_4_Picture_15.jpeg)

![](_page_5_Figure_2.jpeg)

![](_page_5_Picture_3.jpeg)

![](_page_6_Figure_2.jpeg)

![](_page_6_Figure_3.jpeg)

![](_page_6_Figure_4.jpeg)

![](_page_6_Figure_5.jpeg)

![](_page_6_Figure_6.jpeg)

**Oscillator Frequency**

![](_page_6_Figure_8.jpeg)

![](_page_6_Figure_9.jpeg)

–50 –25 25 50 0 75 125100 150 TEMPERATURE (°C)

3763 G23

![](_page_6_Figure_11.jpeg)

**Current Regulation Accuracy Current Regulation Accuracy**

![](_page_6_Figure_13.jpeg)

![](_page_6_Picture_15.jpeg)

![](_page_7_Figure_2.jpeg)

![](_page_7_Picture_3.jpeg)

LINEAR

![](_page_8_Figure_2.jpeg)

![](_page_8_Figure_3.jpeg)

![](_page_8_Figure_4.jpeg)

**Shutdown and Recovery**

![](_page_8_Figure_6.jpeg)

**15A Load Step**

![](_page_8_Figure_8.jpeg)

![](_page_8_Figure_9.jpeg)

![](_page_8_Figure_10.jpeg)

![](_page_8_Figure_11.jpeg)

![](_page_8_Picture_12.jpeg)

9

# Pin Functions

**BG (Pin 1):** BG is the bottom FET gate drive signal that controls the state of the external low side power FET. The driver pull-up impedance is 2.2 $\Omega$ , and pull-down impedance is 1Ω. Do not force any voltage on this pin.

**INTV<sub>CC</sub>** (Pin 2): The INTV<sub>CC</sub> pin provides a regulated 5V output for charging the BOOST capacitor. INTV $_{\text{CC}}$  also provides the power for the digital and switching subcircuits. Do not force any voltage on this pin. Bypass with at least a 22 $\mu$ F capacitor to ground. INTV<sub>CC</sub> is current-limited to 50mA. Shutdown operation disables the output voltage drive.

**V<sub>IN</sub>** (Pin 3): Input Supply Pin. Must be locally bypassed with at least a 4.7µF low ESR capacitor to ground as close as possible to the exposed pad of the package.

**EN/UVLO (Pin 4):** Enable Pin. The EN/UVLO pin acts as an enable pin and turns on the internal current bias core and sub-regulators at 1.705V and turns off at 1.52V. The pin does not have any pull-up or pull-down, requiring a voltage bias for normal operation. Full shutdown occurs at approximately 0.5V. If unused, the Enable pin may be tied to V<sub>IN</sub>.

**VREF (Pin 5):** Buffered 2V Reference Capable of 0.5mA Drive. Bypass with at least 1µF capacitor to ground.

**IVINN (Pin 6):** IVINN is the inverting input of the input current sense amplifier. This pin connects to the drain of the high side N-channel power FET and the input current sense resistor.

**IVINP (Pin 7):** IVINP is the noninverting input of the input current sense amplifier. This pin connects to the input supply  $V_{IN}$  and the input current sense resistor.

**IVINMON (Pin 8):** IVINMON is the buffered output of the input current sense amplifier. This pin enables monitoring of the averaged supply current with an output voltage of 20 • ( $V_{IVIMP} - V_{IVINN}$ ). The capacitive loading to this pin should be less than 1nF.

**FAULT (Pin 9):** Output Voltage Fault Detection Pin for Shorted or Open LEDs. Internal comparators pull down this pin when the FB pin voltage is lower than 0.25V or higher than 1.16V and when the inductor current is less than ten percent of the maximum value. This pin should be pulled up to  $INTV_{CC}$  with a resistance higher than 10k.

**FBIN (Pin 10):** The FBIN pin enables peak power tracking for solar powered chargers and other similar applications by controlling the output current of the system based on the input voltage. This pin should be tied to  $V_{\text{RFF}}$  if this feature is not used.

**FB (Pin 11):** The feedback pin is used for voltage regulation and overvoltage protection. The feedback voltage is regulated to 1.206V. When the feedback voltage exceeds 1.515V, the overvoltage lockout prevents switching.

### Pin Functions

**GND (Pin 12, Pin 23, Pin 28, Exposed Pad Pin 29):** Ground. The exposed pad must be soldered to the PCB.

**CTRL2 (Pin 13):** Thermal Control Input to Reduce the Regulated Output Current.

**CTRL1 (Pin 14):** The CTRL1 pin sets the regulated output current. The maximum control voltage is 1.5V. Above 1.5V, there is no change in the regulated current.

**SS (Pin 15):** The Soft-Start Pin. Place an external capacitor to ground to limit the regulated current during start-up conditions. The soft-start pin has an 11µA charging current. When the voltage at this pin is lower than voltages at CTRL1 and CTRL2, it overrides both signals and determines the regulated current.

**SENSE– (Pin 16):** SENSE– is the noninverting input of the error amplifier for the current regulation loop. The reference current, based on CTRL1, CTRL2, SS or FBIN determines the regulated voltage between SENSE+ and SENSE–.

**SENSE+ (Pin 17):** SENSE+ is the inverting input of the error amplifier for the current regulation loop. This pin is connected to an external current sense resistor. The voltage drop between SENSE<sup>+</sup> and SENSE<sup>-</sup> is measured against the voltage drop across an internal resistor at the input to the current regulation loop.

**V<sub>C</sub>** (Pin 18): A resistor and capacitor connected in series to the  $V_C$  pin provide the necessary compensation for the stability of the average current loop. Typical values are 5k to 60k for the resistor and 2.2nF to 10nF for the capacitor.

**ISMON (Pin 19):** ISMON is the buffered output of the output current sense amplifier. This voltage output enables monitoring the averaged output current of the LED driver with a voltage of 20  $\bullet$  (V<sub>SENSE</sub><sup>+</sup> – V<sub>SENSE</sub><sup>-</sup>). The capacitive loading to this pin should be less than 1nF.

**RT (Pin 20):** A resistor from the RT pin to ground sets the switching frequency between 200kHz and 1MHz. When using the SYNC function, set the frequency to be at least 20% lower than the SYNC pulse frequency. This pin is current-limited to 55µA. Do not leave this pin open.

**SYNC (Pin 21):** Frequency Synchronization Pin. This pin allows the switching frequency to be synchronized to an external clock. The RT resistor should be chosen to operate the internal clock at 20% slower than the SYNC pulse frequency. This pin should be grounded when not in use.

**PWM (Pin 22):** The input pin for PWM dimming of LEDs. When low, all switching is terminated and the PWM\_OUT pin is low. This pin should be connected to  $INTV_{CC}$  when not in use.

**PWM\_OUT (Pin 24):** This pin can drive an external FET for PWM dimming of LEDs. The pull-up and pull-down impedances of the driver are 2.2Ω and 0.9Ω, respectively. Do not force any voltage on this pin.

**TG (Pin 25):** TG is the top FET gate drive pin that controls the state of the external high side power FET. The driver pull-up impedance is  $2.2\Omega$ , and pull-down impedance is 1.3 $Ω$ . Do not force any voltage on this pin.

**SW (Pin 26):** The SW pin is used internally as the lower rail for the floating top FET gate driver. Externally, this node connects the two power FETs and the inductor.

**BOOST (Pin 27):** The BOOST pin provides a floating 5V regulated supply for the top FET gate driver. An external schottky diode is required from the  $INTV_{CC}$  pin to the BOOST pin to charge the BOOST capacitor when the SW pin is near ground.

![](_page_10_Picture_17.jpeg)

# **BLOCK DIAGRAM**

![](_page_11_Figure_2.jpeg)

**Figure 1. Block Diagram**

![](_page_11_Picture_5.jpeg)

# **OPERATION**

The LT3763 utilizes fixed frequency, average current mode control to accurately regulate the inductor current independently from the output voltage. This is an ideal solution for applications requiring a regulated current source. The control loop will regulate the current in the inductor at an accuracy of  $\pm 6\%$ . If the output reaches the regulation voltage determined by the resistor divider from the output to the FB pin, the inductor current will be reduced by the voltage regulation loop. In voltage regulation, the output voltage has an accuracy of  $\pm 1.5$ %. For additional operation information, refer to the Block Diagram in Figure 1.

The current control loop has two main inputs, determined by the voltages at the analog control pins, CTRL1 and CTRL2. The lower voltage between CTRL1 and CTRL2 determines the regulated output current. The voltages at CTRL1 and CTRL2 are buffered to produce a reference current set by the voltage across an internal 90k resistor. This reference current produces a reference voltage that the average current mode control loop uses to regulate the inductor current as a voltage drop across the external sense resistor,  $R<sub>S</sub>$ . The outputs of the internal buffers are clamped at 1.5V, limiting the control range of the CTRL1 and CTRL2 pins from 0V to 1.5V—corresponding to a 0mV to 51mV range on  $R<sub>S</sub>$ .

The FBIN pin provides a third input to the current control loop. This input is dedicated to regulating the input voltage by controlling the inductor current. Inductor current regulation commences when the voltage at the FBIN pin rises higher than 1.206V. Above 1.206V, the inductor current is linearly increased, providing the maximum current, as determined by the voltages at the CTRL pins, when FBIN is at and above 1.26V. When input voltage regulation is not needed, FBIN should be tied to  $V_{\text{RFF}}$  to allow the CTRL pins to control the inductor current.

The 2V reference provided on the  $V_{RFF}$  pin allows the use of a resistor voltage divider to the CTRL1 and CTRL2 pins. The current supplied by the  $V_{REF}$  pin should be less than 0.5mA.

The error amplifier for the average current mode control loop has a common mode lockout that regulates the inductor current so that the error amplifier is never operated out of the common mode range. The common mode range is from ground to 1.4V below the  $V_{IN}$  supply rail.

The LT3763 prevents excessive inductor current by triggering overcurrent limit when the inductor current produces a voltage greater than 85mV across the SENSE+ and SENSE– pins. The current is limited on a cycle-by-cycle basis; switching shuts down as soon as the overcurrent level is reached. Overcurrent is not soft-started.

The regulated output voltage is set with a resistor divider from the output to the FB pin. The reference for the FB pin is 1.206V. If the output voltage level is high enough to engage the voltage loop, the regulated inductor current will be reduced. If the voltage at the FB pin reaches 1.515V, an internal overvoltage flag is set, shutting down switching for a brief period.

The EN/UVLO pin functions as a precision shutdown pin. When the voltage at the EN/UVLO pin is lower than 1.52V, the internal reset flag is asserted and switching is terminated. Full shutdown is guaranteed below 0.5V with a quiescent current of less than 2µA. The EN/UVLO pin has 185mV of hysteresis built in, and a 5µA current source is connected to this pin that allows any amount of hysteresis to be added with a series resistor or resistor divider from  $V_{IN}$ . Alternatively, this pin can be tied directly to  $V_{IN}$  to reduce the number of off-chip components.

During start-up, the SS pin is held low until the internal reset goes low and PWM goes high the first time after a reset event. Once the reset is cleared, the capacitor connected to the soft-start pin is charged with an 11μA current source. Initially, the internal buffers for the CTRL1, CTRL2, and FBIN voltages are limited by the voltage at the soft-start pin, and the inductor current reference slowly increases to the level determined by the lowest voltage of those three pins.

The rising threshold for thermal shutdown is set at 165°C with –5°C hysteresis. During thermal shutdown, all switching is terminated, and the part is in reset mode (forcing the SS pin low).

The switching frequency is determined by a resistor at the RT pin. This pin is limited to 55µA, which limits the switching frequency to approximately 2MHz when the RT pin is shorted to ground. The LT3763 may also be synchronized to an external clock through the use of the

![](_page_12_Picture_14.jpeg)

# **OPERATION**

SYNC pin which has precise thresholds at 2.175V and 1.5V for rising and falling edges, respectively.

LT3763 also features a PWM driver for LED dimming. PWM\_OUT is high when the PWM pin voltage is higher than 2.175V, and low when PWM is lower than 1.5V. Switching is terminated when PWM is lower than 1.5V. PWM should be tied to  $INTV_{CC}$  when the PWM function is not needed.

The FAULT pin is pulled down to ground when the voltage at FB becomes less than 0.25V which indicates a shortcircuit condition. It is also pulled down to indicate an open-circuit condition when the voltage becomes greater than 1.16V and the inductor current is less than ten percent of the maximum (C/10), or equivalently, when the voltage between SENSE+ and SENSE– is less than 5mV. To avoid jitter when recovering from a fault condition, 50mV hysteresis is employed in the comparators. Additionally, when the inductor current is lower than C/10, the C/10 comparator disables the low side MOSFET regardless of the voltage at FB.

The integrated input current and output current monitoring functions of the LT3763 allow users to acquire system information such as the input power and output power. The outputs of the current monitors, IVINMON and ISMON, range from 0V to 1V when the inputs vary from 0V to 50mV. When using 2.5mΩ sense resistors, for example, these current monitoring amplifiers sense from 0A to 20A. To filter out the switching portion of the currents and measure the average current information, the input pins of the input current monitor, IVINP and IVINN, should connect to the sense resistor through two 1k resistors and a capacitor directly between the IVINP and IVINN pins. The capacitance value can be adjusted according to the switching frequency and the ripple magnitude. The output current monitor employs an internal filter to reduce ripple, and it does not require an external filter, but if one is added, the corner frequency should be higher than the switching frequency.

The LT3763 also includes an input current limiting function to regulate the input current to a value determined by the  $R_{\text{SENSF IN}}$  resistor. When the voltage drop across the R<sub>SENSE</sub> IN resistor approaches 50mV, the inductor current is reduced and regulated so that 50mV is maintained across the IVINP and IVINN pins.

# Applications Information

### **Programming Inductor Current**

The analog voltage at the CTRL1 pin is buffered and produces a reference voltage,  $V_{\text{CTRL}}$ , across an internal resistor. The regulated average inductor current is determined by:

$$
I_0 = \frac{V_{\text{CTRL}}}{30 \cdot R_S}
$$

where  $R_S$  is the external sense resistor and  $I<sub>0</sub>$  is the average inductor current, which is equal to the output current. Figure 2 shows the maximum output current versus  $R<sub>S</sub>$ . The maximum power dissipation in the resistor will be:

$$
P_{RS} = \frac{(0.05V)^2}{R_S}
$$

Figure 3 plots the power dissipation in  $R<sub>S</sub>$ , and Table 1 lists several resistance values and the corresponding

![](_page_13_Figure_15.jpeg)

Figure 2. R<sub>S</sub> Value Selection for Regulated Output Current

maximum inductor current and sense-resistor power dissipation. Susumu, Panasonic and Vishay offer accurate sense resistors.

![](_page_13_Picture_18.jpeg)

![](_page_14_Figure_2.jpeg)

**Figure 3. Power Dissipation in RS**

![](_page_14_Picture_454.jpeg)

![](_page_14_Picture_455.jpeg)

#### **Inductor Selection**

Size the inductor so that the peak-to-peak ripple current is approximately 30% of the output current.

The following equation sizes the inductor for best performance:

$$
L = \left(\frac{V_{IN} \cdot V_0 - V_0^2}{0.3 \cdot f_{SW} \cdot I_0 \cdot V_{IN}}\right)
$$

where  $V_0$  is the output voltage,  $V_{IN}$  is the input voltage,  $I<sub>0</sub>$  is the maximum regulated current in the inductor and f<sub>SW</sub> is the switching frequency.

The overcurrent comparator terminates switching when the voltage between the SENSE+ and SENSE– pins exceeds 85mV. The saturation current for the inductor should be at least 20% higher than the maximum regulated current. Recommended inductor manufacturers are listed in Table 2.

![](_page_14_Picture_456.jpeg)

#### **Table 2. Recommended Inductor Manufacturers**

### **Switching MOSFET Selection**

The following parameters are critical in determining the best switching MOSFETs for a given application: total gate charge ( $Q_G$ ), on-resistance ( $R_{DS(ON)}$ ), gate to drain charge  $(Q_{GD})$ , gate-to-source charge  $(Q_{GS})$ , gate resistance  $(R_G)$ , breakdown voltages (maximum  $V_{GS}$  and  $V_{DS}$ ) and drain current (maximum  $I_D$ ). The following guidelines provide information to make the selection process easier, and Table 3 lists some recommended parts and manufacturers.

For both switching MOSFETs the rated drain current should be greater than the maximum inductor current. Use the following equation to calculate the peak inductor current:

$$
I_{MAX} = I_0 + \left(\frac{V_{IN} \cdot V_0 - V_0^2}{2 \cdot f_{SW} \cdot L \cdot V_{IN}}\right)
$$

The rated drain current is temperature dependent, and most data sheets include a table or graph of the rated drain current versus temperature.

The rated  $V_{DS}$  should be higher than the maximum input voltage (including transients) for both MOSFETs. As for the rated  $V_{GS}$ , the signals driving the gates of the switching MOSFETs have a maximum voltage of 5V with respect to the source. However, during start-up and recovery conditions, the gate-drive signals may be as low as 3V. Therefore, to ensure that the LT3763 recovers properly, the maximum threshold voltage should be less than 2V, and for a robust design, ensure that the rated  $V_{GS}$  is greater than 7V.

Power losses in the switching MOSFETs are related to the on-resistance,  $R_{DS(ON)}$ ; gate resistance,  $R_G$ ; gate-to-drain charge,  $Q_{GD}$  and gate-to-source charge,  $Q_{GS}$ . Power lost to the on-resistance is an Ohmic loss,  $\binom{2}{B_{DS(ON)}}$  and usually dominates for input voltages less than 15V. Power lost while charging the gate capacitance dominates for voltages

greater than 15V. When operating at higher input voltages, efficiency can be optimized by selecting a high side MOSFET with higher  $R_{DS(ON)}$  and lower  $Q_G$ . The total power loss in the high side MOSFET can be approximated by:

 $P<sub>L</sub>$ <sub>OSS</sub> = ohmic loss + transition loss

$$
P_{\text{Loss}} \approx \left(\frac{V_0}{V_{\text{IN}}} \cdot I_0 \cdot {}^2R_{\text{DS(ON)}} \cdot \rho_T\right) + \left(\frac{(V_{\text{IN}} \cdot I_{\text{OUT}})}{5V}\right) \cdot \left(\frac{(Q_{\text{GD}} + Q_{\text{GS}}) \cdot \rho}{(2 \cdot R_{\text{G}} + R_{\text{PU}} + R_{\text{PD}})}\right) \cdot f_{\text{SW}}
$$

where  $\rho_T$  is a dimensionless temperature dependent factor in the MOSFET's on-resistance. Using 70°C as the maximum ambient operating temperature,  $\rho_T$  is roughly equal to 1.3. R<sub>PD</sub> and R<sub>PU</sub> are the LT3763 high side gate driver output impedances: 1.3Ω and 2.2Ω, respectively.

A good approach to MOSFET sizing is to select a high side MOSFET, then select the low side MOSFET. The trade-off between  $R_{DS(ON)}$ ,  $Q_G$ , and  $Q_{GS}$  for the high side MOSFET is evident in the following example.  $V_0$  is equal to 4V. These two N-channel MOSFETs are rated for a  $V_{DS}$  of 40V and mounted in the same package, but with  $8\times$  different  $R_{DS(ON)}$  and 4.5× different  $Q_G$  and  $Q_{GD}$ :

M1:  $R_{DS(ON)} = 2.3 \text{m}\Omega$ ,  $Q_G = 45.5 \text{nC}$ ,

 $Q_{GS}$  = 13.8nC,  $Q_{GD}$  = 14.4nC,  $R_G$  = 1 $\Omega$ 

M2: R<sub>DS(ON)</sub> = 18mΩ, Q<sub>G</sub> = 10nC,

 $Q_{GS} = 4.5nC$ ,  $Q_{GD} = 3.1nC$ ,  $R_G = 3.5\Omega$ 

Power loss for both MOSFETs is shown in Figure 4. Observe that whereas the  $R_{DS(ON)}$  of M1 is eight times lower, the power loss at low input voltages is about equal to that of M2, and at high voltages, it is four times higher.

Power loss within the low side MOSFET is almost entirely from the  $R_{DS(ON)}$  of the FET. Select the low side FET with the lowest  $\widetilde{R}_{DS(ON)}$  while keeping the total gate charge  $Q_G$ to 30nC or less.

Another power loss related to switching MOSFET selection is the power lost driving the gates. The total gate charge,

![](_page_15_Figure_14.jpeg)

**Figure 4a. Power Loss Example for M1**

![](_page_15_Figure_16.jpeg)

**Figure 4b. Power Loss Example for M2**

 $Q_G$ , must be charged and discharged each switching cycle, so the power lost to the charging of the gates is:

 $P_{GATE} = V_{IN} \cdot (Q_{GIG} + Q_{GHG}) \cdot f_{SW}$ 

where  $Q_{GLG}$  is the low side gate charge and  $Q_{GHG}$  is the high side gate charge.

The majority of this loss occurs in the internal LDO within the LT3763:

$$
P_{\text{LOSS}\_\text{LDO}} \approx (V_{\text{IN}} - 5V) \bullet (Q_{\text{GLG}} + Q_{\text{GHG}}) \bullet f_{\text{SW}}
$$

Whenever possible, utilize a switching MOSFET that minimizes the total gate charge to limit the internal power dissipation of the LT3763. Some recommended MOSFETs are listed in Table 3.

![](_page_15_Picture_24.jpeg)

![](_page_16_Picture_333.jpeg)

#### **Table 3. Recommended Switching FETs**

#### **Input Capacitor Selection**

The input capacitor should be sized at least 2µF for every 1A of output current and placed very close to the high side MOSFET. The loop created by the input capacitor, high side MOSFET, low side MOSFET should be minimized. It should have a ripple current rating equal to half of the maximum output current. Additionally, a small 4.7µF ceramic capacitor should be placed between  $V_{\text{IN}}$  and ground as close as possible to the  $V_{IN}$  pin and the exposed pad of the package for optimal noise immunity.

It is recommended that several low ESR (equivalent series resistance) ceramic capacitors be used as the input capacitance, although other capacitors with higher density may be required to reduce board area. Only X5R or X7R capacitors maintain their capacitance over a wide range of operating voltages and temperatures.

#### **Output Capacitor Selection**

The output capacitors need to have very low ESR to reduce output ripple. A minimum of 20µF/A of load current should be used in most designs. The capacitors also need to be surge rated to the maximum output current. To achieve the lowest possible ESR, several low ESR ceramic capacitors should be used in parallel. Many lower output voltage applications benefit from the use of high density POSCAP capacitors, which are easily destroyed when exposed to overvoltage conditions. To prevent this, select POSCAP capacitors that have a voltage rating that is at least 50% higher than the regulated voltage.

Note that when dimming, the output voltage increases at the

end of every pulse as the decreasing inductor current flows into the output capacitor. Use of a small output capacitor may trigger overvoltage protection through the FB pin.

#### **CBOOST Capacitor Selection**

The  $C_{\text{BONST}}$  capacitor must be sized no bigger than 220nF and more than 50nF to ensure proper operation of the LT3763. Use 220nF for high current switching MOSFETs with high gate charge.

#### **INTV<sub>CC</sub>** Capacitor Selection

The bypass capacitor for the  $INTV_{CC}$  pin should be larger than 22µF to ensure stability, and it should be connected as close as possible to the exposed pad underneath the package. It is recommended that the ESR be lower than 50mΩ to reduce noise within the LT3763. For driving MOSFETs with gate charges larger than 44nC, use 0.5µF/nC of total gate charge.

### **Soft-Start**

Unlike conventional voltage regulators, the LT3763 utilizes the soft-start function to control the regulated inductor current instead of the output voltage. The charging current is 11µA and reduces the set current as long as the SS pin voltage is lower than CTRL1 and CTRL2.

### **Output Current Regulation**

To adjust the regulated load current, an analog voltage is applied to the CTRL1 pin. Figure 5 shows the regulated voltage across the sense resistor for control voltages up to

![](_page_16_Figure_19.jpeg)

![](_page_16_Figure_20.jpeg)

![](_page_16_Picture_22.jpeg)

2V. Figure 6 shows the CTRL1 voltage created by a voltage divider from  $V_{\text{RFF}}$  to ground. When sizing the resistor divider, please be aware that the  $V_{REF}$  pin should have a total load current less than 0.5mA, and that above 1.5V, the control voltage has no effect on the regulated inductor current. Setting CTRL1 to 0V does not automatically stop switching. To disable switching, set PWM pin voltage below 1.5V.

### **Input Current Monitoring**

Users can monitor the input current at the IVINMON pin, which produces 0V to 1V as the voltage between IVINP and IVINN varies from 0mV to 50mV, as shown in Figure 7. Due to the switching of the high side FET, the input current is noisy and monitoring the average input current requires an external filter with 1k resistors connecting IVINP and IVINN to the input current sense resistor R<sub>SENSE\_IN</sub>. Choose the capacitor for this filter according to the switching frequency so that the noise is reduced by at least a factor of 100. If the frequency is 500kHz, for example, 1µF is sufficient, and higher switching frequencies will require a smaller capacitor. A resistor and capacitor may be connected to IVINMON to further filter the noise. With both input and

output current monitoring, the LT3763 enables users to calculate the overall efficiency of the circuit including the losses in the external components.

#### **Output Current Monitoring**

The LT3763 provides users the capability to monitor the output current as a voltage provided at the ISMON pin. The voltage will linearly increase from 0V to 1V as the voltage between SENSE+ and SENSE– increases from 0mV to 50mV as shown in Figure 8. If, for example, a 2.5mΩ resistor is chosen for  $R<sub>S</sub>$ , then a 1V output at ISMON will indicate a 20A output current. A resistor and capacitor may be connected to ISMON to filter noise.

#### **Voltage Regulation and Overvoltage Protection**

The LT3763 uses the FB pin to regulate the output voltage and to provide an overvoltage lockout to avoid high voltage conditions. The regulated output voltage is programmed using a resistor divider from the output to the FB pin (Figure 9). When the output voltage approaches

![](_page_17_Figure_10.jpeg)

**Figure 6. Analog Control of Inductor Current**

![](_page_17_Figure_12.jpeg)

![](_page_17_Figure_13.jpeg)

![](_page_17_Figure_14.jpeg)

**Figure 8. Output Current Monitoring Voltage vs Output Current Sense Voltage**

![](_page_17_Figure_16.jpeg)

**Figure 9. Output Voltage Regulation and Overvoltage Protection Feedback Connections**

![](_page_17_Picture_19.jpeg)

![](_page_17_Picture_21.jpeg)

the programmed level (1.206V at the FB pin), the voltage error amplifier overrides CTRL1 to set the inductor current and regulate  $V_{\text{OUT}}$ . When the output voltage exceeds 125% of the regulated voltage level (1.515V at the FB pin), the internal overvoltage flag is set, terminating switching. The regulated output voltage must be greater than 1.5V and is set by the equation:

$$
V_{OUT} = 1.206V \left(1 + \frac{R2}{R1}\right)
$$

### **Fault Detection**

The LT3763 detects that the load has had an open-circuit or short-circuit event indicated by pulling the FAULT pin to ground. These conditions are detected by comparing the voltage at the FB pin to two internal reference voltages. A short-circuit is defined as  $V_{FR}$  lower than 0.25V. In an open-circuit condition, the regulated inductor current will charge the output capacitor, the voltage at FB will begin to increase, and the voltage error amplifier will begin to reduce the inductor current. The open-circuit condition will be indicated at FAULT when FB is higher than 1.16V and the inductor current is less than ten percent (C/10) of the maximum value set by the sense resistor  $R<sub>S</sub>$ . The output voltage will be regulated as determined by the resistor divider to the FB pin.

### **Low Current Detection**

When the inductor current decreases to ten percent of the maximum current, the C/10 comparator will also disable the low side gate driver, so the converter will become non-synchronous and automatically transition into discontinuous conduction mode when the inductor current is low enough relative to the ripple.

The low current condition is an essential part of battery charging applications. The LT3763 works well in this application delivering a constant current to the battery as it charges and then automatically reducing the current to a trickle charge as the battery voltage approaches its fully charged value. In this application, the signal at FAULT triggered by the low current detection comparator serves as an indicator that the trickle charge phase of charging the battery has begun.

### **Programming Switching Frequency**

The LT3763 has an operational switching frequency range between 200kHz and 1MHz. This frequency is programmed with an external resistor from the RT pin to ground. Do not leave this pin open under any condition. The RT pin is also current-limited to 55µA. See Table 4 and Figure 10 for resistor values and the corresponding switching frequencies.

#### **Table 4. Switching Frequency**

![](_page_18_Picture_333.jpeg)

#### **Switching Frequency Synchronization**

The nominal switching frequency of the LT3763 is determined by the resistor from the RT pin to ground and may be set from 200kHz to 1MHz. The internal oscillator may also be synchronized to an external clock through the SYNC pin. The external clock applied to the SYNC pin must have a logic low below 1.5V and a logic high above 2.175V. The input frequency must be 20% higher than the frequency that would otherwise be determined by the resistor at the RT pin. Input signals outside of these specified parameters will cause erratic switching behavior and subharmonic oscillations. Synchronization is tested at 500kHz with a 221k  $R<sub>T</sub>$  resistor. Operation under other conditions is guaranteed by design. When synchronizing to an external

![](_page_18_Figure_15.jpeg)

**Figure 10. Frequency vs R<sub>T</sub> Resistance** 

![](_page_18_Picture_18.jpeg)

clock, please be aware that there will be a fixed delay from the input clock edge to the edge of the signal at the SW pin. The SYNC pin must be grounded if the synchronization to an external clock is not required. When SYNC is grounded, the switching frequency is determined by the resistor  $R_T$ .

### **PWM Driver**

The LT3763 includes a PWM driver for users who want to control the dimming of LEDs connected to the output. The driver will pull up the gate of an external N-channel MOSFET connected to the PWM\_OUT pin when the voltage at the PWM pin rises above 2.175V and pull down the gate when the voltage falls below 1.5V. When  $V_{\text{PWM}}$  is lower than 1.5V, switching is terminated and  $V<sub>C</sub>$  is disconnected from the current regulation amplifier. When  $V_{\text{PWM}}$  is above 2.175V, the inductor current is regulated to the current programmed by the voltage at the CTRL1, CTRL2, or FBIN pins.

The pull-up driver impedance is 2.2 $\Omega$ , and the pull-down driver impedance is  $0.9\Omega$ . The PWM dimming pulse-width should be longer than two switching cycles.

![](_page_19_Figure_6.jpeg)

**Figure 11. PWM Driver Operation**

### **PWM Operation**

When the voltage at PWM is low, all switching of the high and low side MOSFETS is terminated, and the inductor current will decrease to zero. After PWM increases above the logic threshold, the inductor current ramps up to the regulated value. The ramp time,  $t_D$ , can be estimated using the following equation:

$$
t_D = \frac{L \cdot I_0}{V_{IN} - V_0}
$$

which assumes that the output capacitor does not discharge significantly in the time that PWM is low.

When the PWM functionality is not desired, the PWM pin should be tied to  $INTV_{CC}$  so as not to disable switching.

### **PWM MOSFET Selection**

The rated  $V_{DS}$  for the PWM MOSFET need only be higher than the maximum output voltage. Although this permits a MOSFET choice with a smaller  $Q<sub>G</sub>$  specification than that of the switching MOSFETs, it will have little effect on efficiency, because the PWM switching frequency will be much lower than that of the switching MOSFETs. Power lost charging the gate of the PWM MOSFET will naturally be much lower than the power lost charging the switching MOSFETs.  $R_{DS(ON)}$ conduction losses in the PWM MOSFET will also be much smaller if the duty cycle of the PWM signal is very low.

Like the drivers for the switching MOSFETs, the PWM driver draws power from the  $INTV_{CC}$  pin, and the choice of MOSFET should follow the same recommendations for threshold voltage (less than 2V) and rated  $V_{GS}$  (at least 7V).

### **Thermal Shutdown**

The internal thermal shutdown within the LT3763 engages at 165°C and terminates switching and discharges the soft-start capacitor. When the part has cooled to 160°C, the internal reset is cleared and the soft-start capacitor is allowed to charge.

### **Shutdown and UVLO**

The LT3763 has an internal UVLO that terminates switching, resets all synchronous logic, and discharges the softstart capacitor for input voltages below 4V. The LT3763 also has a precision shutdown at 1.52V on the EN/UVLO pin. Partial shutdown occurs at 1.52V and full shutdown is guaranteed below 0.5V with less than  $2\mu A \, I_0$  in the full shutdown state. Below 1.52V, an internal current source provides 5µA of pull-down current to allow for programmable UVLO hysteresis. The following equations determine the voltage-divider resistors for programming the UVLO voltage and hysteresis as configured in Figure 12.

$$
R2 = \frac{V_{HYST}}{5\mu A}
$$

$$
R1 = \left(\frac{1.52V \cdot R2}{V_{UVLO} - 1.52V}\right)
$$

3763fa

For more information [www.linear.com/LT3763](http://www.linear.com/LT3763)

![](_page_19_Picture_24.jpeg)

![](_page_20_Figure_2.jpeg)

**Figure 12. UVLO Configuration**

#### **Load Current Derating Using the CTRL2 Pin**

The LT3763 is designed specifically for driving high power loads. In high current applications, derating the maximum current based on operating temperature prevents damage to the load. In addition, many applications have thermal limitations that will require the regulated current to be reduced based on load temperature and/or board temperature. To achieve this, the LT3763 uses the CTRL2 pin to reduce the effective regulated current in the load, which is otherwise programmed by the analog voltage at the CTRL1 pin. The load/board temperature derating is programmed using a resistor divider with a temperature dependant resistance (Figure 13). When the load/board temperature rises, the CTRL2 voltage will decrease. When the CTRL2 voltage is lower than voltage at the CTRL1 pin, the regulated current is reduced.

![](_page_20_Figure_6.jpeg)

**Figure 13. Load Current Derating vs Temperature Using NTC Resistor**

#### **Average Current Mode Control Compensation**

The use of average current mode control allows for precise regulation of the inductor current and load current. Figure 14 shows the average current mode control loop used in the LT3763, where the regulation current is programmed by a current source and a 3k resistor.

To design the compensation network, the maximum compensation resistor needs to be calculated. In current mode controllers, the ratio of the sensed inductor current ramp

![](_page_20_Figure_11.jpeg)

**Figure 14. LT3763 Average Current Mode Control Scheme**

to the slope compensation ramp determines the stability of the current regulation loop above 50% duty cycle. In the same way, average current mode controllers require the slope of the error voltage to not exceed the PWM ramp slope during the switch off time.

Since the closed loop gain at the switching frequency produces the error signal slope, the output impedance of the error amplifier will be the compensation resistor,  $R_C$ . Use the following equation as a good starting point for compensation component sizing:

$$
R_C = \frac{1k\Omega \cdot 1V \cdot L}{V_0 \cdot R_S \cdot T_{SW}}, C_C = \frac{2nF}{\mu s} \cdot T_{SW}
$$

![](_page_20_Picture_16.jpeg)

where  $T_{SW}$  is the switching period, L is the inductance value,  $V_0$  is the output voltage and  $R_S$  is the sense resistor. For most applications, a 4.7nF compensation capacitor is adequate and provides excellent phase margin with optimized bandwidth. Please refer to Table 6 for recommended compensation values.

#### **Board Layout Considerations**

Average current mode control is relatively immune to the switching noise associated with other types of control schemes. Nevertheless, the high di/dt loop formed by input

capacitors and switching MOSFETS should be minimized. Placing the sense resistor as close as possible to the SENSE<sup>+</sup> and SENSE– pins also helps avoid noise issues. Due to sense resistor ESL (equivalent series inductance), 10Ω resistors in series with the SENSE<sup>+</sup> and SENSE<sup>-</sup> pins with a 33nF capacitor placed between the SENSE pins are recommended. Utilizing a good ground plane underneath the switching components will minimize interplane noise coupling. To dissipate the heat from the switching components, use a large area for the switching node while keeping in mind that this negatively affects the radiated noise.

Table 6. Recommended Compensation Component Values ( $V_{\text{CTRL2}} = 2V$ )

| $V_{IN} (V)$ | $V_0(V)$ | V <sub>CTRL1</sub> (V) | $I_L(A)$ | $f_{SW}$ (kHz) | $L(\mu H)$ | $R_S$ (m $\Omega$ ) | $R_C$ (k $\Omega$ ) | $C_C(nF)$ |
|--------------|----------|------------------------|----------|----------------|------------|---------------------|---------------------|-----------|
| 12           | 4        | 0.75                   |          | 500            | 2.2        |                     | 54.9                | 4.7       |
| 12           |          | 1.50                   | 10       | 500            | 2.2        |                     | 54.9                | 4.7       |
| 12           |          | 1.50                   | 20       | 250            | 2.2        | 2.5                 | 44.2                | 8.2       |
| 60           | 30       | 0.15                   |          | 500            | 10         |                     | 15.4                | 4.7       |
| 60           | 30       | 1.20                   |          | 500            | 10         |                     | 15.4                | 4.7       |

![](_page_21_Picture_9.jpeg)

![](_page_22_Figure_2.jpeg)

**20A, Pulse Width Modulated, Single LED Driver**

![](_page_22_Figure_4.jpeg)

![](_page_22_Picture_5.jpeg)

![](_page_22_Picture_6.jpeg)

![](_page_23_Figure_2.jpeg)

![](_page_23_Figure_3.jpeg)

![](_page_24_Figure_2.jpeg)

V<sub>OUT</sub><br>50mV/DIV AC-COUPLED

ا<br>2A/DIV

#### **3.3A, Six-Cell (36V) SLA Battery Charger**

![](_page_24_Picture_4.jpeg)

25 3763fa

50s/DIV 3763 TA04b

![](_page_25_Figure_2.jpeg)

**20A, Synchronized, 5V Regulator**

![](_page_25_Figure_4.jpeg)

![](_page_25_Figure_5.jpeg)

![](_page_25_Figure_6.jpeg)

![](_page_26_Figure_2.jpeg)

![](_page_26_Picture_3.jpeg)

### Package Description

**Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.**

![](_page_27_Figure_3.jpeg)

![](_page_27_Picture_4.jpeg)

3. DRAWING NOT TO SCALE

(INCHES) \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE

![](_page_27_Picture_7.jpeg)

# Revision History

![](_page_28_Picture_77.jpeg)

![](_page_28_Picture_3.jpeg)

![](_page_28_Picture_5.jpeg)

![](_page_29_Figure_2.jpeg)

**70W, Solar Energy Harvester Compatible with Maximum Power Point Regulation**

### Related Parts

![](_page_29_Picture_420.jpeg)

![](_page_29_Picture_7.jpeg)